<fieldset id="enjhg"><table id="enjhg"></table></fieldset>
<fieldset id="enjhg"></fieldset>
<i id="enjhg"></i>
  • <samp id="enjhg"></samp>
    參數資料
    型號: EPF10K30EFC256-3
    英文描述: Field Programmable Gate Array (FPGA)
    中文描述: 現場可編程門陣列(FPGA)
    文件頁數: 67/120頁
    文件大?。?/td> 1901K
    代理商: EPF10K30EFC256-3
    50
    Altera Corporation
    FLEX 10KE Embedded Programmable Logic Family Data Sheet
    Notes to tables:
    (1)
    (2)
    Minimum DC input voltage is –0.5 V. During transitions, the inputs may undershoot to –2.0 V for input currents
    less than 100 mA and periods shorter than 20 ns.
    (3)
    Numbers in parentheses are for industrial-temperature-range devices.
    (4)
    Maximum VCC rise time is 100 ms, and VCC must rise monotonically.
    (5)
    All pins, including dedicated inputs, clock, I/O, and JTAG pins, may be driven before VCCINT and VCCIO are
    powered.
    (6)
    Typical values are for TA = 25° C, VCCINT = 2.5 V, and VCCIO = 2.5 V or 3.3 V.
    (7)
    These values are specified under the FLEX 10KE Recommended Operating Conditions shown in Table 20 on
    (8)
    The FLEX 10KE input buffers are compatible with 2.5-V, 3.3-V (LVTTL and LVCMOS), and 5.0-V TTL and CMOS
    signals. Additionally, the input buffers are 3.3-V PCI compliant when VCCIO and VCCINT meet the relationship shown
    (9)
    The IOH parameter refers to high-level TTL, PCI, or CMOS output current.
    (10) The IOL parameter refers to low-level TTL, PCI, or CMOS output current. This parameter applies to open-drain pins
    as well as output pins.
    (11) This parameter applies to -1 speed grade commercial temperature devices and -2 speed grade industrial
    temperature devices.
    (12) Pin pull-up resistance values will be lower if the pin is driven higher than VCCIO by an external source.
    (13) Capacitance is sample-tested only.
    Table 23. FLEX 10KE Device Capacitance
    Symbol
    Parameter
    Conditions
    Min
    Max
    Unit
    CIN
    Input capacitance
    VIN = 0 V, f = 1.0 MHz
    10
    pF
    CINCLK Input capacitance on
    dedicated clock pin
    VIN = 0 V, f = 1.0 MHz
    12
    pF
    COUT
    Output capacitance
    VOUT = 0 V, f = 1.0 MHz
    10
    pF
    相關PDF資料
    PDF描述
    EPF10K30EFC256-3DX ASIC
    EPF10K30EFC484-1 Field Programmable Gate Array (FPGA)
    EPF10K30EFC484-1DX ASIC
    EPF10K30EFC484-1X Field Programmable Gate Array (FPGA)
    EPF10K30EFC484-2 Field Programmable Gate Array (FPGA)
    相關代理商/技術參數
    參數描述
    EPF10K30EFC256-3DX 制造商:未知廠家 制造商全稱:未知廠家 功能描述:ASIC
    EPF10K30EFC256-3N 功能描述:FPGA - 現場可編程門陣列 FPGA - Flex 10K 216 LABs 176 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數量: 邏輯塊數量:943 內嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
    EPF10K30EFC484-1 功能描述:FPGA - 現場可編程門陣列 FPGA - Flex 10K 216 LABs 220 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數量: 邏輯塊數量:943 內嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
    EPF10K30EFC484-1DX 制造商:未知廠家 制造商全稱:未知廠家 功能描述:ASIC
    EPF10K30EFC484-1X 功能描述:FPGA - 現場可編程門陣列 FPGA - Flex 10K 216 LABs 220 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數量: 邏輯塊數量:943 內嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256