tIOH 0.8 1.0 1.3 n" />
鍙冩暩(sh霉)璩囨枡
鍨嬭櫉锛� EPF10K100ARC240-2
寤犲晢锛� Altera
鏂囦欢闋佹暩(sh霉)锛� 3/128闋�
鏂囦欢澶�?銆�?/td> 0K
鎻忚堪锛� IC FLEX 10KA FPGA 100K 240-RQFP
鐢�(ch菐n)鍝佸煿瑷撴ā濉婏細 Three Reasons to Use FPGA's in Industrial Designs
鐢�(ch菐n)鍝佽畩鍖栭€氬憡锛� Package Change 30/Jun/2010
妯欐簴鍖呰锛� 24
绯诲垪锛� FLEX-10K®
LAB/CLB鏁�(sh霉)锛� 624
閭忚集鍏冧欢/鍠厓鏁�(sh霉)锛� 4992
RAM 浣嶇附瑷堬細 24576
杓稿叆/杓稿嚭鏁�(sh霉)锛� 189
闁€鏁�(sh霉)锛� 158000
闆绘簮闆诲锛� 3 V ~ 3.6 V
瀹夎椤炲瀷锛� 琛ㄩ潰璨艰
宸ヤ綔婧害锛� 0°C ~ 85°C
灏佽/澶栨锛� 240-BFQFP 瑁搁湶鐒婄洡
渚涙噳鍟嗚ō鍌欏皝瑁濓細 240-RQFP锛�32x32锛�
鍏跺畠鍚嶇ū锛� 544-1249
绗�1闋�绗�2闋�鐣跺墠绗�3闋�绗�4闋�绗�5闋�绗�6闋�绗�7闋�绗�8闋�绗�9闋�绗�10闋�绗�11闋�绗�12闋�绗�13闋�绗�14闋�绗�15闋�绗�16闋�绗�17闋�绗�18闋�绗�19闋�绗�20闋�绗�21闋�绗�22闋�绗�23闋�绗�24闋�绗�25闋�绗�26闋�绗�27闋�绗�28闋�绗�29闋�绗�30闋�绗�31闋�绗�32闋�绗�33闋�绗�34闋�绗�35闋�绗�36闋�绗�37闋�绗�38闋�绗�39闋�绗�40闋�绗�41闋�绗�42闋�绗�43闋�绗�44闋�绗�45闋�绗�46闋�绗�47闋�绗�48闋�绗�49闋�绗�50闋�绗�51闋�绗�52闋�绗�53闋�绗�54闋�绗�55闋�绗�56闋�绗�57闋�绗�58闋�绗�59闋�绗�60闋�绗�61闋�绗�62闋�绗�63闋�绗�64闋�绗�65闋�绗�66闋�绗�67闋�绗�68闋�绗�69闋�绗�70闋�绗�71闋�绗�72闋�绗�73闋�绗�74闋�绗�75闋�绗�76闋�绗�77闋�绗�78闋�绗�79闋�绗�80闋�绗�81闋�绗�82闋�绗�83闋�绗�84闋�绗�85闋�绗�86闋�绗�87闋�绗�88闋�绗�89闋�绗�90闋�绗�91闋�绗�92闋�绗�93闋�绗�94闋�绗�95闋�绗�96闋�绗�97闋�绗�98闋�绗�99闋�绗�100闋�绗�101闋�绗�102闋�绗�103闋�绗�104闋�绗�105闋�绗�106闋�绗�107闋�绗�108闋�绗�109闋�绗�110闋�绗�111闋�绗�112闋�绗�113闋�绗�114闋�绗�115闋�绗�116闋�绗�117闋�绗�118闋�绗�119闋�绗�120闋�绗�121闋�绗�122闋�绗�123闋�绗�124闋�绗�125闋�绗�126闋�绗�127闋�绗�128闋�
100
Altera Corporation
FLEX 10K Embedded Programmable Logic Device Family Data Sheet
tIOH
0.8
1.0
1.3
ns
tIOCLR
1.2
1.4
1.9
ns
tOD1
1.2
1.4
1.9
ns
tOD2
2.9
3.5
4.7
ns
tOD3
6.6
7.8
10.5
ns
tXZ
1.2
1.4
1.9
ns
tZX1
1.2
1.4
1.9
ns
tZX2
2.9
3.5
4.7
ns
tZX3
6.6
7.8
10.5
ns
tINREG
5.2
6.3
8.4
ns
tIOFD
3.1
3.8
5.0
ns
tINCOMB
3.1
3.8
5.0
ns
Table 86. EPF10K10A Device IOE Timing Microparameters
Note (1) (Part 2 of 2)
Symbol
-1 Speed Grade
-2 Speed Grade
-3 Speed Grade
Unit
MinMax
鐩搁棞(gu膩n)PDF璩囨枡
PDF鎻忚堪
AX1000-2FG484 IC FPGA AXCELERATOR 1M 484-FBGA
ASM31DRSD CONN EDGECARD 62POS DIP .156 SLD
AX1000-2FGG484 IC FPGA AXCELERATOR 1M 484-FBGA
A1010B-PG84C IC FPGA 1200 GATES 84-CPGA COM
EP20K160EFC484-1N IC APEX 20KE FPGA 160K 484-FBGA
鐩搁棞(gu膩n)浠g悊鍟�/鎶€琛�(sh霉)鍙冩暩(sh霉)
鍙冩暩(sh霉)鎻忚堪
EPF10K100ARC240-2N 鍔熻兘鎻忚堪:FPGA - 鐝�(xi脿n)鍫村彲绶ㄧ▼闁€闄e垪 FPGA - Flex 10K 624 LABs 189 IOs RoHS:鍚� 鍒堕€犲晢:Altera Corporation 绯诲垪:Cyclone V E 鏌垫サ鏁�(sh霉)閲�: 閭忚集濉婃暩(sh霉)閲�:943 鍏�(n猫i)宓屽紡濉奟AM - EBR:1956 kbit 杓稿叆/杓稿嚭绔暩(sh霉)閲�:128 鏈€澶у伐浣滈牷鐜�:800 MHz 宸ヤ綔闆绘簮闆诲:1.1 V 鏈€澶у伐浣滄韩搴�:+ 70 C 瀹夎棰ㄦ牸:SMD/SMT 灏佽 / 绠遍珨:FBGA-256
EPF10K100ARC240-3 鍔熻兘鎻忚堪:FPGA - 鐝�(xi脿n)鍫村彲绶ㄧ▼闁€闄e垪 FPGA - Flex 10K 624 LABs 189 IOs RoHS:鍚� 鍒堕€犲晢:Altera Corporation 绯诲垪:Cyclone V E 鏌垫サ鏁�(sh霉)閲�: 閭忚集濉婃暩(sh霉)閲�:943 鍏�(n猫i)宓屽紡濉奟AM - EBR:1956 kbit 杓稿叆/杓稿嚭绔暩(sh霉)閲�:128 鏈€澶у伐浣滈牷鐜�:800 MHz 宸ヤ綔闆绘簮闆诲:1.1 V 鏈€澶у伐浣滄韩搴�:+ 70 C 瀹夎棰ㄦ牸:SMD/SMT 灏佽 / 绠遍珨:FBGA-256
EPF10K100ARC240-3N 鍔熻兘鎻忚堪:FPGA - 鐝�(xi脿n)鍫村彲绶ㄧ▼闁€闄e垪 FPGA - Flex 10K 624 LABs 189 IOs RoHS:鍚� 鍒堕€犲晢:Altera Corporation 绯诲垪:Cyclone V E 鏌垫サ鏁�(sh霉)閲�: 閭忚集濉婃暩(sh霉)閲�:943 鍏�(n猫i)宓屽紡濉奟AM - EBR:1956 kbit 杓稿叆/杓稿嚭绔暩(sh霉)閲�:128 鏈€澶у伐浣滈牷鐜�:800 MHz 宸ヤ綔闆绘簮闆诲:1.1 V 鏈€澶у伐浣滄韩搴�:+ 70 C 瀹夎棰ㄦ牸:SMD/SMT 灏佽 / 绠遍珨:FBGA-256
EPF10K100ARC24-1 鍒堕€犲晢:Altera Corporation 鍔熻兘鎻忚堪:
EPF10K100ARI240-3 鍔熻兘鎻忚堪:FPGA - 鐝�(xi脿n)鍫村彲绶ㄧ▼闁€闄e垪 FPGA - Flex 10K 624 LABs 189 IOs RoHS:鍚� 鍒堕€犲晢:Altera Corporation 绯诲垪:Cyclone V E 鏌垫サ鏁�(sh霉)閲�: 閭忚集濉婃暩(sh霉)閲�:943 鍏�(n猫i)宓屽紡濉奟AM - EBR:1956 kbit 杓稿叆/杓稿嚭绔暩(sh霉)閲�:128 鏈€澶у伐浣滈牷鐜�:800 MHz 宸ヤ綔闆绘簮闆诲:1.1 V 鏈€澶у伐浣滄韩搴�:+ 70 C 瀹夎棰ㄦ牸:SMD/SMT 灏佽 / 绠遍珨:FBGA-256