• <code id="vnfrw"></code>
    <rt id="vnfrw"></rt>
    <li id="vnfrw"><dl id="vnfrw"><sup id="vnfrw"></sup></dl></li>
    <li id="vnfrw"><dl id="vnfrw"><xmp id="vnfrw">
    參數(shù)資料
    型號(hào): EP20K400EBC652-1ES
    元件分類: 電源監(jiān)測(cè)
    英文描述: Dual Voltage Monitor with Intergrated CPU Supervisor
    中文描述: 雙電壓監(jiān)視器集成CPU監(jiān)控
    文件頁數(shù): 53/114頁
    文件大?。?/td> 1623K
    代理商: EP20K400EBC652-1ES
    Altera Corporation
    43
    APEX 20K Programmable Logic Device Family Data Sheet
    Figure 28 shows how a column IOE connects to the interconnect.
    Figure 28. Column IOE Connection to the Interconnect
    Dedicated Fast I/O Pins
    APEX 20KE devices incorporate an enhancement to support bidirectional
    pins with high internal fanout such as PCI control signals. These pins are
    called Dedicated Fast I/O pins (FAST1, FAST2, FAST3, and FAST4) and
    replace dedicated inputs. These pins can be used for fast clock, clear, or
    high fanout logic signal distribution. They also can drive out. The
    Dedicated Fast I/O pin data output and tri-state control are driven by
    local interconnect from the adjacent MegaLAB for high speed.
    Row Interconnect
    Column Interconnect
    Each IOE can drive column interconnect. In APEX 20KE devices,
    IOEs can also drive FastRow interconnect. Each IOE data
    and OE signal is driven by local interconnect.
    Any LE or ESB can drive
    a column pin through a
    row, column, and MegaLAB
    interconnect.
    IOE
    LAB
    An LE or ESB can drive a
    pin through a local
    interconnect for faster
    clock-to-output times.
    MegaLAB Interconnect
    相關(guān)PDF資料
    PDF描述
    EP20K400EBC652-2ES Dual Voltage Monitor with Intergrated CPU Supervisor
    EP20K400EBC652-3ES Dual Voltage Monitor with Intergrated CPU Supervisor
    EP20K400EBI652-1ES Dual Voltage Monitor with Intergrated CPU Supervisor
    EP20K400EBI652-2ES Dual Voltage Monitor with Intergrated CPU Supervisor
    EP20K400EBI652-3ES Dual Voltage Monitor with Intergrated CPU Supervisor
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    EP20K400EBC652-1N 功能描述:FPGA - 現(xiàn)場(chǎng)可編程門陣列 CPLD - APEX 20K 1664 Macros 488 IO RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
    EP20K400EBC652-1X 功能描述:FPGA - 現(xiàn)場(chǎng)可編程門陣列 CPLD - APEX 20K 1664 Macros 488 IO RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
    EP20K400EBC652-2 功能描述:FPGA - 現(xiàn)場(chǎng)可編程門陣列 CPLD - APEX 20K 1664 Macros 488 IO RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
    EP20K400EBC652-2ES 制造商:未知廠家 制造商全稱:未知廠家 功能描述:FPGA
    EP20K400EBC652-2N 功能描述:FPGA - 現(xiàn)場(chǎng)可編程門陣列 CPLD - APEX 20K 1664 Macros 488 IO RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256