<thead id="whwsa"><ul id="whwsa"></ul></thead>
<pre id="whwsa"><fieldset id="whwsa"></fieldset></pre>
  • 參數(shù)資料
    型號: EP20K1500EFC1020-2ES
    英文描述: Advanced Synchronous Rectified Buck MOSFET Drivers with Protection Features; Temperature Range: See Datasheet; Package: 8-SOIC T&amp;R
    中文描述: FPGA的
    文件頁數(shù): 59/114頁
    文件大?。?/td> 1623K
    代理商: EP20K1500EFC1020-2ES
    Altera Corporation
    49
    APEX 20K Programmable Logic Device Family Data Sheet
    Clock Phase & Delay Adjustment
    The APEX 20KE ClockShift feature allows the clock phase and delay to be
    adjusted. The clock phase can be adjusted by 90° steps. The clock delay
    can be adjusted to increase or decrease the clock delay by an arbitrary
    amount, up to one clock period.
    LVDS Support
    Two PLLs are designed to support the LVDS interface. When using LVDS,
    the I/O clock runs at a slower rate than the data transfer rate. Thus, PLLs
    are used to multiply the I/O clock internally to capture the LVDS data. For
    example, an I/O clock may run at 105 MHz to support 840 megabits per
    second (Mbps) LVDS data transfer. In this example, the PLL multiplies the
    incoming clock by eight to support the high-speed data transfer. You can
    use PLLs in EP20K400E and larger devices for high-speed LVDS
    interfacing.
    Lock Signals
    The APEX 20KE ClockLock circuitry supports individual LOCK signals.
    The LOCK signal drives high when the ClockLock circuit has locked onto
    the input clock. The LOCK signals are optional for each ClockLock circuit;
    when not used, they are I/O pins.
    ClockLock & ClockBoost Timing Parameters
    For the ClockLock and ClockBoost circuitry to function properly, the
    incoming clock must meet certain requirements. If these specifications are
    not met, the circuitry may not lock onto the incoming clock, which
    generates an erroneous clock within the device. The clock generated by
    the ClockLock and ClockBoost circuitry must also meet certain
    specifications. If the incoming clock meets these requirements during
    configuration, the APEX 20K ClockLock and ClockBoost circuitry will
    lock onto the clock during configuration. The circuit will be ready for use
    immediately after configuration. In APEX 20KE devices, the clock input
    standard is programmable, so the PLL cannot respond to the clock until
    the device is configured. The PLL locks onto the input clock as soon as
    configuration is complete. Figure 30 shows the incoming and generated
    clock specifications.
    1
    For more information on ClockLock and ClockBoost circuitry,
    see Application Note 115: Using the ClockLock and ClockBoost PLL
    Features in APEX Devices.
    相關(guān)PDF資料
    PDF描述
    EP20K1500EFC1020-2X Advanced Synchronous Rectified Buck MOSFET Drivers with Protection Features; Temperature Range: See Datasheet; Package: 10-DFN T&amp;R
    EP20K1500EFC1020-3 FPGA
    EP20K1500EFC1020-3ES FPGA
    EP20K1500EFI1020-1 FPGA
    EP20K160EFC484-1ES FPGA
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    EP20K1500EFC1020-2X 制造商:未知廠家 制造商全稱:未知廠家 功能描述:FPGA
    EP20K1500EFC1020-3 制造商:未知廠家 制造商全稱:未知廠家 功能描述:FPGA
    EP20K1500EFC1020-3ES 制造商:未知廠家 制造商全稱:未知廠家 功能描述:FPGA
    EP20K1500EFC33-1 功能描述:FPGA - 現(xiàn)場可編程門陣列 CPLD - APEX 20K 3456 Macros 1.8 V RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
    EP20K1500EFC33-1X 功能描述:FPGA - 現(xiàn)場可編程門陣列 CPLD - APEX 20K 3456 Macros 1.8 V RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256