<dd id="uly1g"><tr id="uly1g"></tr></dd>
<code id="uly1g"><pre id="uly1g"></pre></code>
<dfn id="uly1g"><nobr id="uly1g"><optgroup id="uly1g"></optgroup></nobr></dfn><dfn id="uly1g"><input id="uly1g"></input></dfn><big id="uly1g"><tr id="uly1g"><small id="uly1g"></small></tr></big>
<fieldset id="uly1g"><ins id="uly1g"></ins></fieldset>
<li id="uly1g"><meter id="uly1g"></meter></li>
  • 參數(shù)資料
    型號: EP20K100QC208-3
    英文描述: Field Programmable Gate Array (FPGA)
    中文描述: 現(xiàn)場可編程門陣列(FPGA)
    文件頁數(shù): 17/114頁
    文件大?。?/td> 1623K
    代理商: EP20K100QC208-3
    Altera Corporation
    113
    APEX 20K Programmable Logic Device Family Data Sheet
    SRAM configuration elements allow APEX 20K devices to be
    reconfigured in-circuit by loading new configuration data into the device.
    Real-time reconfiguration is performed by forcing the device into
    command mode with a device pin, loading different configuration data,
    reinitializing the device, and resuming user-mode operation. In-field
    upgrades can be performed by distributing new configuration files.
    Configuration Schemes
    The configuration data for an APEX 20K device can be loaded with one of
    five configuration schemes (see Table 115), chosen on the basis of the
    target application. An EPC2 or EPC16 configuration device, intelligent
    controller, or the JTAG port can be used to control the configuration of an
    APEX 20K device. When a configuration device is used, the system can
    configure automatically at system power-up.
    Multiple APEX 20K devices can be configured in any of five configuration
    schemes by connecting the configuration enable (nCE) and configuration
    enable output (nCEO) pins on each device.
    f For more information on configuration, see Application Note 116
    (Configuring APEX 20K, FLEX 10K, & FLEX 6000 Devices.)
    Device Pin-
    Outs
    See the Altera web site (http://www.altera.com) or the Altera Digital
    Library
    for pin-out information.
    Revision
    History
    The information contained in the APEX 20K Programmable Logic Device
    Family Data Sheet version 3.7 supersedes information published in previous
    versions.
    Version 3.7 Changes
    s
    Added Tables 37 through 43.
    Table 115. Data Sources for Configuration
    Configuration Scheme
    Data Source
    Configuration device
    EPC1, EPC2, EPC16 configuration devices
    Passive serial (PS)
    MasterBlaster or ByteBlasterMV download cable or serial data source
    Passive parallel asynchronous (PPA)
    Parallel data source
    Passive parallel synchronous (PPS)
    Parallel data source
    JTAG
    MasterBlaster or ByteBlasterMV download cable or a microprocessor
    with a Jam or JBC File
    相關(guān)PDF資料
    PDF描述
    EP20K100QC208-3ES FPGA
    EP20K100QC240-1 Field Programmable Gate Array (FPGA)
    EP20K100QC240-1ES FPGA
    EP20K100QC240-2 Field Programmable Gate Array (FPGA)
    EP20K100QC240-2ES FPGA
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    EP20K100QC208-3ES 制造商:未知廠家 制造商全稱:未知廠家 功能描述:FPGA
    EP20K100QC208-3N 功能描述:FPGA - 現(xiàn)場可編程門陣列 CPLD - APEX 20K 416 Macro 159 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
    EP20K100QC208-3V 功能描述:IC APEX 20K FPGA 100K 208-PQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:APEX-20K® 產(chǎn)品變化通告:XC4000(E,L) Discontinuation 01/April/2002 標準包裝:24 系列:XC4000E/X LAB/CLB數(shù):100 邏輯元件/單元數(shù):238 RAM 位總計:3200 輸入/輸出數(shù):80 門數(shù):3000 電源電壓:4.5 V ~ 5.5 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:120-BCBGA 供應(yīng)商設(shè)備封裝:120-CPGA(34.55x34.55)
    EP20K100QC240-1 功能描述:FPGA - 現(xiàn)場可編程門陣列 CPLD - APEX 20K 416 Macro 189 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
    EP20K100QC240-1ES 制造商:未知廠家 制造商全稱:未知廠家 功能描述:FPGA