參數(shù)資料
型號: DS_K7R323682M
廠商: SAMSUNG SEMICONDUCTOR CO. LTD.
英文描述: 1Mx36 & 2Mx18 & 4Mx9 QDRTM II b2 SRAM
中文描述: 1Mx36
文件頁數(shù): 1/19頁
文件大?。?/td> 201K
代理商: DS_K7R323682M
1Mx36 & 2Mx18 & 4Mx9 QDR
TM
II b2 SRAM
- 1 -
Rev 2.0
Dec. 2003
K7R323682M
K7R321882M
K7R320982M
Document Title
1Mx36-bit, 2Mx18-bit, 4Mx9-bit QDR
TM
II b2 SRAM
The attached data sheets are prepared and approved by SAMSUNG Electronics. SAMSUNG Electronics CO., LTD. reserve the right to change the
specifications. SAMSUNG Electronics will evaluate and reply to your requests and questions on the parameters of this device. If you have any ques-
tions, please contact the SAMSUNG branch office near your office, call or contact Headquarters.
Revision History
Rev. No.
0.0
0.1
0.2
0.3
0.4
0.5
0.6
0.7
0.8
1.0
2.0
Remark
Advance
Preliminary
Preliminary
Preliminary
Preliminary
Preliminary
Preliminary
Preliminary
Preliminary
Final
Final
History
1. Initial document.
1. Pin name change from DLL to Doff.
2. Vddq range change from 1.5V to 1.5V~1.8V.
3. Update JTAG test conditions.
4. Reserved pin for high density name change from NC to Vss/SA
5. Delete AC test condition about Clock Input timing Reference Level
6. Delete clock description on page 2 and add HSTL I/O comment
1. Update current characteristics in DC electrical characteristics
2. Change AC timing characteristics
3. Update JTAG instruction coding and diagrams
1. Add 4Mx9 Organization.
2. Add -FC25 part (Part Number, Idd, AC Characteristics)
3. Add AC electrical characteristics.
4. Change AC timing characteristics.
5. Change DC electrical characteristics(I
SB1
)
1. Change the data Setup/Hold time.
2. Change the Access Time.(tCHQV, tCHQX, etc.)
3. Change the Clock Cycle Time.(MAX value of tKHKH)
4. Change the JTAG instruction coding.
1. Change the Boundary scan exit order.
2. Change the AC timing characteristics(-25, -20)
3. Correct the Overshoot and Undershoot timing diagrams.
1. Change the JTAG Block diagram
1. Correct the JTAG ID register definition
2. Correct the AC timing parameter (delete the tKHKH Max value)
3. Change the Isb1 current.
1. Change the Maximum Clock cycle time.
2. Correct the 165FBGA package ball size.
1. Final spec release
1. Delete the x8 Org. Part
Draft Date
June, 30 2001
Dec. 5 2001
July, 29. 2002
Sep. 6. 2002
Oct. 7. 2002
Dec. 16, 2002
Dec. 26, 2002
Mar. 20, 2003
April. 4, 2003
Oct. 31, 2003
Dec. 1, 2003
相關(guān)PDF資料
PDF描述
DS_K9F1208U0M 64M x 8 Bit NAND Flash Memory
DS_K9K1208U0A Circular Connector; MIL SPEC:MIL-DTL-38999 Series III; Body Material:Metal; Series:TVPS00; No. of Contacts:6; Connector Shell Size:17; Connecting Termination:Crimp; Circular Shell Style:Wall Mount Receptacle; Body Style:Straight
DS_M366S2953MTS PC133/PC100 Unbuffered DIMM
DS_M368L3223DTL 256MB DDR SDRAM MODULE
DS_M390S2858CT1 SDRAM DIMM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
DSK-810S 制造商:SYNERGY 制造商全稱:SYNERGY MICROWAVE CORPORATION 功能描述:POWER DIVIDERS 0ì : 8-WAY
DSK9J01 制造商:PANASONIC 制造商全稱:Panasonic Semiconductor 功能描述:Silicon N-channel Junction FET
DSK9J01P0L 功能描述:JFET Junction FET RoHS:否 制造商:ON Semiconductor 晶體管極性:N-Channel 漏極電流(Vgs=0 時(shí)的 Idss):50 mA 漏源電壓 VDS:15 V 閘/源擊穿電壓: 漏極連續(xù)電流:50 mA 配置: 安裝風(fēng)格: 封裝 / 箱體:SC-59 封裝:Reel
DSK9J01Q0L 功能描述:JFET Junction FET RoHS:否 制造商:ON Semiconductor 晶體管極性:N-Channel 漏極電流(Vgs=0 時(shí)的 Idss):50 mA 漏源電壓 VDS:15 V 閘/源擊穿電壓: 漏極連續(xù)電流:50 mA 配置: 安裝風(fēng)格: 封裝 / 箱體:SC-59 封裝:Reel
DSKEIDE40G5E 制造商:Johnson Components 功能描述:5E 40GB 7200 RPM EIDE DISK 制造商:Emerson Network Power 功能描述:40GB, 7200 RPM EIDE DISK,5E - Bulk