<dl id="xh4cr"><menuitem id="xh4cr"></menuitem></dl>
<wbr id="xh4cr"><menuitem id="xh4cr"></menuitem></wbr>
  • <input id="xh4cr"><span id="xh4cr"></span></input>
  • <thead id="xh4cr"><ul id="xh4cr"><pre id="xh4cr"></pre></ul></thead>
    參數(shù)資料
    型號: CY74FCT2543TQC
    英文描述: Single 8-bit Bus Transceiver
    中文描述: 單8位總線收發(fā)器
    文件頁數(shù): 1/7頁
    文件大?。?/td> 102K
    代理商: CY74FCT2543TQC
    CY74FCT823T
    9-BIT BUS-INTERFACE REGISTER
    SCCS069 – OCTOBER 2001
    1
    POST OFFICE BOX 655303
    DALLAS, TEXAS 75265
    Function, Pinout, and Drive Compatible
    With FCT, F Logic, and AM29823
    Reduced V
    OH
    (Typically = 3.3 V) Version of
    Equivalent FCT Functions
    Edge-Rate Control Circuitry for
    Significantly Improved Noise
    Characteristics
    I
    off
    Supports Partial-Power-Down Mode
    Operation
    Matched Rise and Fall Times
    Fully Compatible With TTL Input and
    Output Logic Levels
    ESD Protection Exceeds JESD 22
    – 2000-V Human-Body Model (A114-A)
    – 200-V Machine Model (A115-A)
    – 1000-V Charged-Device Model (C101)
    64-mA Output Sink Current
    32-mA Output Source Current
    High-Speed Parallel Register With
    Positive-Edge-Triggered D-Type Flip-Flops
    Buffered Common Clock-Enable (EN) and
    Asynchronous-Clear (CLR) Inputs
    description
    This bus-interface register is designed to eliminate the extra packages required to buffer existing registers and
    provide extra data width for wider address/data paths or buses carrying parity. The CY74FCT823T is a
    9-bit-wide buffered register with clock-enable (EN) and clear (CLR) inputs that are ideal for parity bus interfacing
    in high-performance microprogrammed systems. This device is ideal for use as an output port requiring high
    I
    OL
    /I
    OH
    .
    This device is designed for high-capacitance load drive capability, while providing low-capacitance bus loading
    at both inputs and outputs. Outputs are designed for low-capacitance bus loading in the high-impedance state.
    This device is fully specified for partial-power-down applications using I
    off
    . The I
    off
    circuitry disables the outputs,
    preventing damaging current backflow through the device when it is powered down.
    PIN DESCRIPTION
    NAME
    I/O
    DESCRIPTION
    D
    I
    D flip-flop data inputs
    CLR
    I
    When CLR is low and OE is low, Q outputs are low. When CLR is high, data can be entered into the register.
    CP
    O
    Clock pulse for the register. Enters data into the register on the low-to-high clock transition.
    Y
    O
    Register 3-state outputs
    EN
    I
    Clock enable. When EN is low, data on the D input is transferred to the Q output on the low-to-high clock transition. When
    EN is high, the Q outputs do not change state, regardless of the data or clock input transitions.
    OE
    I
    Output control. When OE is high, the Y outputs are in the high-impedance state. When OE is low, true register data is present
    at the Y outputs.
    Copyright
    2001, Texas Instruments Incorporated
    PRODUCTION DATA information is current as of publication date.
    Products conform to specifications per the terms of Texas Instruments
    standard warranty. Production processing does not necessarily include
    testing of all parameters.
    Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
    Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
    1
    2
    3
    4
    5
    6
    7
    8
    9
    10
    11
    12
    24
    23
    22
    21
    20
    19
    18
    17
    16
    15
    14
    13
    OE
    D
    0
    D
    1
    D
    2
    D
    3
    D
    4
    D
    5
    D
    6
    D
    7
    D
    8
    CLR
    GND
    V
    CC
    Y
    0
    Y
    1
    Y
    2
    Y
    3
    Y
    4
    Y
    5
    Y
    6
    Y
    7
    Y
    8
    EN
    CP
    P, Q, OR SO PACKAGE
    (TOP VIEW)
    相關(guān)PDF資料
    PDF描述
    CY74FCT2543TQCT Single 8-bit Bus Transceiver
    CY74FCT2573ATQCT 8-Bit D-Type Latch
    CY74FCT2573CTQCT 8-Bit D-Type Latch
    CY74FCT257T Quadruple 1-of-2 Data Selectors/Multiplexers with 3-State Outputs
    CY74FCT2646T Octal Registered Bus Transceivers with 3-State Outputs and Series Output Resistors
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    CY74FCT2543TQCT 功能描述:總線收發(fā)器 Octal Registered Transceiver RoHS:否 制造商:Fairchild Semiconductor 邏輯類型:CMOS 邏輯系列:74VCX 每芯片的通道數(shù)量:16 輸入電平:CMOS 輸出電平:CMOS 輸出類型:3-State 高電平輸出電流:- 24 mA 低電平輸出電流:24 mA 傳播延遲時(shí)間:6.2 ns 電源電壓-最大:2.7 V, 3.6 V 電源電壓-最小:1.65 V, 2.3 V 最大工作溫度:+ 85 C 封裝 / 箱體:TSSOP-48 封裝:Reel
    CY74FCT2543TQCTE4 功能描述:總線收發(fā)器 Octal Registered Transceiver RoHS:否 制造商:Fairchild Semiconductor 邏輯類型:CMOS 邏輯系列:74VCX 每芯片的通道數(shù)量:16 輸入電平:CMOS 輸出電平:CMOS 輸出類型:3-State 高電平輸出電流:- 24 mA 低電平輸出電流:24 mA 傳播延遲時(shí)間:6.2 ns 電源電壓-最大:2.7 V, 3.6 V 電源電壓-最小:1.65 V, 2.3 V 最大工作溫度:+ 85 C 封裝 / 箱體:TSSOP-48 封裝:Reel
    CY74FCT2543TQCTG4 功能描述:總線收發(fā)器 Octal Registered Transceiver RoHS:否 制造商:Fairchild Semiconductor 邏輯類型:CMOS 邏輯系列:74VCX 每芯片的通道數(shù)量:16 輸入電平:CMOS 輸出電平:CMOS 輸出類型:3-State 高電平輸出電流:- 24 mA 低電平輸出電流:24 mA 傳播延遲時(shí)間:6.2 ns 電源電壓-最大:2.7 V, 3.6 V 電源電壓-最小:1.65 V, 2.3 V 最大工作溫度:+ 85 C 封裝 / 箱體:TSSOP-48 封裝:Reel
    CY74FCT2543TQSOP 制造商:TI 制造商全稱:Texas Instruments 功能描述:8-Bit Latched Transceiver
    CY74FCT2543TSOIC 制造商:TI 制造商全稱:Texas Instruments 功能描述:8-Bit Latched Transceiver