參數(shù)資料
型號(hào): CY39200V388-181MGC
廠商: CYPRESS SEMICONDUCTOR CORP
元件分類: PLD
英文描述: CPLDs at FPGA Densities
中文描述: LOADABLE PLD, 8.5 ns, PBGA388
封裝: 35 X 35 MM, 1.27 MM PITCH, BGA-388
文件頁數(shù): 35/86頁
文件大?。?/td> 1212K
代理商: CY39200V388-181MGC
Delta39K ISR
CPLD Family
Document #: 38-03039 Rev. *H
Page 35 of 86
Switching Waveforms
(continued)
Channel Memory Synchronous FIFO Full/Read Timing
PORT A CLOCK
READ ENABLE
t
CHMCLK
t
CHMFS
REGISTERED
OUTPUT
FULL FLAG
(Active LOW)
PORT B CLOCK
t
CHMFH
t
CHMSKEW1
t
CHMFO
t
CHMFO
WRITE ENABLE
t
CHMS
t
CHMH
t
CHMFRDV
REGISTERED
INPUT
相關(guān)PDF資料
PDF描述
CY3930Z388-181MGC RES CURRENT SENSE .01 OHM 5W 1%
CY3950Z388-181MGC CPLDs at FPGA Densities
CY39100V208-125BBI CUTTER & PLIER SET, SENSO PLUS 6 PIECE;
CY39100V208-125BGC CPLDs at FPGA Densities
CY39100V208-125BGI HAND TOOL KIT, 14 PC;
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CY39200V388-181NC 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
CY39200V388-233MGC 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
CY39200V388-233MGI 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
CY39200V388-233NTC 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
CY39200V388-83MGC 制造商:Cypress Semiconductor 功能描述: