參數(shù)資料
型號: CY39100Z676-125MBC
廠商: CYPRESS SEMICONDUCTOR CORP
元件分類: PLD
英文描述: CPLDs at FPGA Densities
中文描述: LOADABLE PLD, 10 ns, PBGA676
封裝: 27 X 27 MM, 1.6 MM HEIGHT, 1 MM PITCH, FBGA-676
文件頁數(shù): 30/86頁
文件大?。?/td> 1212K
代理商: CY39100Z676-125MBC
Delta39K ISR
CPLD Family
Document #: 38-03039 Rev. *H
Page 30 of 86
Switching Waveforms
(continued)
Channel Memory DP Asynchronous Timing
WRITE
ENABLE
t
CHMPWE
t
CHMSA
t
CHMHA
t
CHMAA
t
CHMHD
ADDRESS
DATA
INPUT
OUTPUT
t
CHMAA
A
n-1
A
n
A
n+1
A
n+2
D
n
D
n–1
D
n
D
n+1
t
CHMSD
Channel Memory Internal Clocking
CLOCK
INPUT CLOCK
OUTPUT CLOCK
t
CHMMACS1
t
MACCHMS2
t
CHMMACS2
t
MACCHMS1
MACROCELL INPUT
CHANNEL MEMORY
CHANNEL MEMORY
相關(guān)PDF資料
PDF描述
CY39165Z676-125MBC CPLDs at FPGA Densities
CY39200Z676-125MBC CPLDs at FPGA Densities
CY3930Z676-125MBI CPLDs at FPGA Densities
CY3950Z676-125MBI CPLDs at FPGA Densities
CY39100Z676-125MBI CPLDs at FPGA Densities
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CY39100Z676-125MBI 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
CY39100Z676-125MGC 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
CY39165V 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Programmable Logic
CY39165V208-125BBC 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
CY39165V208-125BBI 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities