參數(shù)資料
型號: CY39100V208-200MGC
廠商: Cypress Semiconductor Corp.
英文描述: CAP CER .10UF 50V X7R 0805 FLEX
中文描述: CPLD器件在FPGA的密度
文件頁數(shù): 26/86頁
文件大?。?/td> 1212K
代理商: CY39100V208-200MGC
Delta39K ISR
CPLD Family
Document #: 38-03039 Rev. *H
Page 26 of 86
Switching Waveforms
(continued)
Asynchronous Reset/Preset
INPUT
t
PRO
REGISTERED
OUTPUT
CLOCK
t
PRR
t
PRW
RESET/PRESET
Output Enable/Disable
GLOBAL CONTROL
t
ER
OUTPUTS
t
EA
INPUT
相關(guān)PDF資料
PDF描述
CY39165V208-200MGC CAP 100PF 50V 10% SLC SMD-0202 WAFFLE RF
CY39200V208-200MGC CPLDs at FPGA Densities
CY3930Z208-200MGC CPLDs at FPGA Densities
CY3950Z208-200MGC CPLDs at FPGA Densities
CY39100Z208-200MGC CPLDs at FPGA Densities
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CY39100V208-200NTC 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
CY39100V208-233MBC 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
CY39100V208-233MGC 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
CY39100V208-233MGI 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
CY39100V208-233NTC 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities