參數(shù)資料
型號: CS4461-CZZR
廠商: Cirrus Logic Inc
文件頁數(shù): 11/11頁
文件大小: 0K
描述: IC ADC PSR FEEDBACK 24-TSSOP
標(biāo)準(zhǔn)包裝: 2,000
采樣率(每秒): 7.5M
數(shù)據(jù)接口: 串行
轉(zhuǎn)換器數(shù)目: 1
功率耗散(最大): 235mW
電壓電源: 模擬和數(shù)字
工作溫度: -10°C ~ 70°C
安裝類型: 表面貼裝
封裝/外殼: 24-TSSOP(0.173",4.40mm 寬)
供應(yīng)商設(shè)備封裝: 24-TSSOP
包裝: 帶卷 (TR)
輸入數(shù)目和類型: 1 個(gè)差分,單極
DS650F1
9
CS4461
4.3
Power-Up Sequence
Reliable power-up can be accomplished by keeping the device in reset until the power supplies and clocks
are stable. It is also recommended that reset be enabled if the analog or digital supplies drop below the min-
imum specified operating voltages to prevent power glitch related issues.
The internal reference voltage must be stable for the device to produce valid data. Therefore, there is a de-
lay between the release of reset and the generation of valid output, due to the finite output impedance of
FILT+ and the presence of the external capacitance.
4.4
Overflow Detection
The CS4461 includes modulator overflow detection, indicated on pin 15, OVERFLOW (open drain, active
low). OVERFLOW will go to a logical low as soon as an overrange condition is detected. The data will re-
main low until the condition is cleared.
4.5
Grounding and Power Supply Decoupling
As with any high resolution converter, the CS4461 requires careful attention to power supply and grounding
arrangements if its potential performance is to be realized. Figure 1 shows the recommended power ar-
rangements, with VA and VDP connected to clean supplies. VDP, which powers the digital logic, may be
run from the system logic supply or may be powered from the analog supply via a resistor. In this case, no
additional devices should be powered from VDP. Decoupling capacitors should be as near to the ADC as
possible, with the low value ceramic capacitor being the nearest. All signals, especially clocks, should be
kept away from the FILT+ and VQ pins in order to avoid unwanted coupling into the modulator. The FILT+
and VQ decoupling capacitors, particularly the 0.1 F, must be positioned to minimize the electrical path
from FILT+ to GND. The CDB44800 evaluation board demonstrates the optimum layout and power supply
arrangements. To minimize digital noise, connect the ADC digital outputs only to CMOS inputs.
相關(guān)PDF資料
PDF描述
CS5340-CZZ IC ADC AUD 101DB 200KHZ 16-TSSOP
CS5340-DZZR IC ADC AUD 101DB 200KHZ 16-TSSOP
CS5341-DZZ IC ADC AUD 105DB 200KHZ 16-TSSOP
CS5342-CZZ IC ADC AUD 105DB 200KHZ 16-TSSOP
CS5345-CQZ IC ADC AUD 104DB 200KHZ 48-LQFP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CS4461-DZZ 制造商:Cirrus Logic 功能描述:ADC SGL DELTA-SIGMA 7.5MSPS SERL 24TSSOP - Rail/Tube
CS4461-DZZR 制造商:Cirrus Logic 功能描述:ADC SGL DELTA-SIGMA 7.5MSPS SERL 24SSOP - Tape and Reel
CS4468A3 制造商:HVPSI 制造商全稱:High Voltage Power Solutions, Inc. 功能描述:180 KV RECTIFIER
CS4473-000 制造商:TE Connectivity 功能描述:MTC100-JA2-P11M2-CS082 - Bulk
CS4474-000 制造商:TE Connectivity 功能描述:Connector Accessories Socket Insert 制造商:TE Connectivity 功能描述:MTC100-JA2-S11M2-CS082 - Bulk