參數(shù)資料
型號(hào): CLC5957PCASM
廠(chǎng)商: National Semiconductor Corporation
英文描述: 12-bit, 70MSPS Broadband Monolithic A/D Converter
中文描述: 12位,70MSPS寬帶單片A / D轉(zhuǎn)換
文件頁(yè)數(shù): 9/12頁(yè)
文件大小: 631K
代理商: CLC5957PCASM
9
http://www.national.com
Description
The Evaluation board for the CLC5957 allows for easy
test and evaluation of the product. The part may be
ordered with all components loaded and tested. The
order number is the CLC5957PCASM. The user supplies
an analog input signal, encode signal and power to the
board and is able to take latched 12-bit digital data out of
the board.
ENCODE Input (ENC)
The ENCODE input is an SMA connector with a
termination of 50
. The encode signal is converted to an
AC coupled, differential clock signal centered between
V
CC
and ground. The user should supply a sinusoidal or
square wave signal of >200mV
pp
and <4V
pp
with a 50%
duty cycle. The duty cycle can vary from 50% if the
minimum clock pulse width times are observed. A low
jitter source will be required for IF-sampled analog input
signals to maintain best performance.
CLC5957 Clock Option
The CLC5957 evaluation board is configured for use with
an optional crystal clock oscillator source. The compo-
nent Y1 may be loaded with a ”Full-sized”, HCMOS type,
crystal oscillator.
Analog Input (AIN)
The analog input is an SMA connector with a 50
termination. The signal is converted from single to
differential by a transformer with a 5 to 260MHz band-
width and approximately one dB loss. Full scale is approx-
imately 11dBm or 2.2V
pp
. It is recommended that the
source for the analog input signal be low jitter, low noise
and low distortion to allow for proper test and evaluation
of the CLC5957.
Supply Voltages (J1 pins 31 A&B and 32 A&B)
The CLC5957PCASM is powered from a single 5V
supply connected from the referenced pins on the Euro-
card connector. The recommended supplies are low
noise linear supplies.
Digital Outputs (J1 pins 7B (MSB, D11) through 18B
(LSB) and 20B (Data Valid))
The digital outputs are provided on the Eurocard
connector. The outputs are buffered by 5V CMOS latches
with 50
series output resistors. The rising edge of Data
Valid may be used to clock the output data into data
collection cards or logic analyzers. The board has a
location for the HP 01650-63203 termination adapter
for HP 16500 logic analyzers to simplify connection to
the analyzer.
CLC5957 Evaluation Board
相關(guān)PDF資料
PDF描述
CLC5957 12-bit, 70MSPS Broadband Monolithic A/D Converter
CLC5957MTD 12-bit, 70MSPS Broadband Monolithic A/D Converter
CLC5958SLB 14-bit, 52MSPS A/D Converter
CLC5958PCASM 14-bit, 52MSPS A/D Converter
CLC5958 14-bit, 52MSPS A/D Converter(14位52 MSPSA/D轉(zhuǎn)換器)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CLC5958 制造商:NSC 制造商全稱(chēng):National Semiconductor 功能描述:14-bit, 52MSPS A/D Converter
CLC5958PCASM 功能描述:EVALUATION BOARD FOR CLC5958 RoHS:否 類(lèi)別:編程器,開(kāi)發(fā)系統(tǒng) >> 過(guò)時(shí)/停產(chǎn)零件編號(hào) 系列:- 標(biāo)準(zhǔn)包裝:1 系列:- 傳感器類(lèi)型:CMOS 成像,彩色(RGB) 傳感范圍:WVGA 接口:I²C 靈敏度:60 fps 電源電壓:5.7 V ~ 6.3 V 嵌入式:否 已供物品:成像器板 已用 IC / 零件:KAC-00401 相關(guān)產(chǎn)品:4H2099-ND - SENSOR IMAGE WVGA COLOR 48-PQFP4H2094-ND - SENSOR IMAGE WVGA MONO 48-PQFP
CLC5958SLB 功能描述:IC CONV A/D 14BIT MONO LAM CSP48 RoHS:否 類(lèi)別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:2,500 系列:- 位數(shù):12 采樣率(每秒):3M 數(shù)據(jù)接口:- 轉(zhuǎn)換器數(shù)目:- 功率耗散(最大):- 電壓電源:- 工作溫度:- 安裝類(lèi)型:表面貼裝 封裝/外殼:SOT-23-6 供應(yīng)商設(shè)備封裝:SOT-23-6 包裝:帶卷 (TR) 輸入數(shù)目和類(lèi)型:-
CLC-60 制造商:MEANWELL 制造商全稱(chēng):Mean Well Enterprises Co., Ltd. 功能描述:60~240W Single Output with PFC
CLC7 制造商:Velleman Inc 功能描述: