參數(shù)資料
型號: CDB4352
廠商: Cirrus Logic Inc
文件頁數(shù): 5/20頁
文件大?。?/td> 0K
描述: BOARD EVAL FOR CS4352 DAC
標準包裝: 1
系列: Popguard®
DAC 的數(shù)量: 2
位數(shù): 24
采樣率(每秒): 192k
數(shù)據(jù)接口: 串行
DAC 型: 電壓
工作溫度: -40°C ~ 85°C
已供物品:
已用 IC / 零件: CS4352
產(chǎn)品目錄頁面: 757 (CN2011-ZH PDF)
相關(guān)產(chǎn)品: CS4352-DZZR-ND - IC DAC STER 102DB 192KHZ 20TSSOP
CS4352-DZZ-ND - IC DAC STER 102DB 192KHZ 20TSSOP
CS4352-CZZR-ND - IC DAC STER 102DB 192KHZ 20TSSOP
598-1186-5-ND - IC DAC STER 102DB 192KHZ 20TSSOP
其它名稱: 598-1518
DS684F2
13
CS4352
4.4
De-Emphasis Control
The device includes on-chip digital de-emphasis. Figure 6 shows the de-emphasis curve for Fs equal to
44.1 kHz. The frequency response of the de-emphasis curve scales with changes in sample rate, Fs. The
De-emphasis error will increase for sample rates other than 44.1 kHz
When pulled to VL, the DEM pin activates the 44.1 kHz de-emphasis filter. When pulled to GND, the DEM
pin turns off the de-emphasis filter.
Note:
De-emphasis is only available in Single-Speed Mode.
4.5
Recommended Power-Up Sequence
1.
Hold RST low until the power supplies and configuration pins are stable, and the master and left/right
clocks are locked to the appropriate frequencies, as discussed in Section 4.2. In this state, VQ will re-
main low and VBIAS will be connected to VA.
2.
Bring RST high. The device will remain in a low power state with VQ low and will initiate the power-up
sequence after approximately 512 LRCK cycles in Single-Speed Mode (1024 LRCK cycles in Double-
Speed Mode, and 2048 LRCK cycles in Quad-Speed Mode).
4.6
Grounding and Power Supply Arrangements
As with any high-resolution converter, the CS4352 requires careful attention to power supply and grounding
arrangements if its potential performance is to be realized. Figure 2 shows the recommended power ar-
rangements, with VA_H, VA, VD, and VL connected to clean supplies. If the ground planes are split between
digital ground and analog ground, the GND pins of the CS4352 should be connected to the analog ground
plane.
All signals, especially clocks, should be kept away from the VBIAS and VQ pins in order to avoid unwanted
coupling into the DAC.
4.6.1
Capacitor Placement
Decoupling capacitors should be placed as close to the DAC as possible, with the low-value ceramic ca-
pacitor being the closest. To further minimize impedance, these capacitors should be located on the same
layer as the DAC. If desired, all supply pins may be connected to the same supply, but a decoupling ca-
pacitor should still be placed on each supply pin.
Note:
All decoupling capacitors should be referenced to analog ground.
The CDB4352 evaluation board demonstrates the optimum layout and power supply arrangements.
Gain
dB
-10dB
0dB
Frequency
T2 = 15 s
T1=50 s
F1
F2
3.183 kHz
10.61 kHz
Figure 6. De-Emphasis Curve
相關(guān)PDF資料
PDF描述
VI-B1J-EY CONVERTER MOD DC/DC 36V 50W
RCM12DTKI CONN EDGECARD 24POS DIP .156 SLD
GBM22DCCS-S189 CONN EDGECARD 44POS R/A .156 SLD
MIC2013-1.2YML TR IC DISTRIBUTION SW 1.2A 6-MLF
GSA10DRMD-S288 CONN EDGECARD 20POS .125 EXTEND
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CDB4353 功能描述:音頻 IC 開發(fā)工具 3.3V Str DAC w/2Vrms line out Eval Bd RoHS:否 制造商:Texas Instruments 產(chǎn)品:Evaluation Kits 類型:Audio Amplifiers 工具用于評估:TAS5614L 工作電源電壓:12 V to 38 V
CDB4354 功能描述:音頻 IC 開發(fā)工具 Eval Board 5V DAC w/ 2Vrms line driver RoHS:否 制造商:Texas Instruments 產(chǎn)品:Evaluation Kits 類型:Audio Amplifiers 工具用于評估:TAS5614L 工作電源電壓:12 V to 38 V
CDB4360 功能描述:音頻 IC 開發(fā)工具 Eval Bd 102dB 192kHz 6-Ch DAC RoHS:否 制造商:Texas Instruments 產(chǎn)品:Evaluation Kits 類型:Audio Amplifiers 工具用于評估:TAS5614L 工作電源電壓:12 V to 38 V
CDB4361 功能描述:音頻 IC 開發(fā)工具 Eval Bd 105dB 192kHz 6-Ch DAC RoHS:否 制造商:Texas Instruments 產(chǎn)品:Evaluation Kits 類型:Audio Amplifiers 工具用于評估:TAS5614L 工作電源電壓:12 V to 38 V
CDB4362 制造商:Cirrus Logic 功能描述:Tools Development kit Kit Con