
11
0776L–PLD–11/08
ATF750C(L)
21. Power-up Reset
The registers in the ATF750C(L)s are designed to reset during power-up. At a point delayed
slightly from V
CC crossing VRST, all registers will be reset to the low state. The output state will
depend on the polarity of the output buffer.
This feature is critical for state machine initialization. However, due to the asynchronous nature
of reset and the uncertainty of how V
CC actually rises in the system, the following conditions are
required:
1.
The V
CC rise must be monotonic,
2.
After reset occurs, all input and feedback setup times must be met before driving the
clock terms or pin high, and
3.
The clock pin, or signals from which clock terms are derived, must remain stable
during t
PR.
22. Pin Capacitance
Note:
1. Typical values for nominal supply voltage. This parameter is only sampled and is not 100%
tested.
Parameter
Description
Typ
Max
Units
tPR
Power-up Reset Time
600
1000
ns
V
RST
Power-up Reset Voltage
2.0
4.5
V
Typ
Max
Units
Conditions
CIN
58
pF
VIN = 0V
C
OUT
68
pF
V
OUT = 0V