參數(shù)資料
型號: ATF22V10CQZ-20XI
廠商: Atmel
文件頁數(shù): 15/19頁
文件大?。?/td> 0K
描述: IC PLD 20NS POWER 24TSSOP
標準包裝: 62
系列: 22V10
可編程類型: EE PLD
宏單元數(shù): 10
輸入電壓: 5V
速度: 20ns
安裝類型: 表面貼裝
封裝/外殼: 24-TSSOP(0.173",4.40mm 寬)
供應(yīng)商設(shè)備封裝: 24-TSSOP
包裝: 管件
其它名稱: ATF22V10CQZ20XI
5
0778L–PLD–8/10
Atmel ATF22V10C(Q)Z
4.4
Input Test Waveforms
4.4.1
Input Test Waveforms and Measurement Levels
4.4.2
Output Test Loads
Note:
Similar competitors devices are specified with slightly different loads. These load differences may affect output signals’
delay and slew rate. Atmel devices are tested with sufficient margins to meet compatible device specification
conditions.
4.5
Pin Capacitance
Table 4-1.
Pin Capacitance (f = 1MHz,T=25C(1)
Note:
1. Typical values for nominal supply voltage. This parameter is only sampled and is not 100% tested
4.6
Power-up Reset
The registers in the Atmel ATF22V10CZ/CQZ are designed to reset during power-up. At a point delayed slightly
from V
CC crossing VRST, all registers will be reset to the low state. The output state will depend on the polarity of the
buffer.
This feature is critical for state machine initialization. However, due to the asynchronous nature of reset and the
uncertainty of how V
CC actually rises in the system, the following conditions are required:
1.
The V
CC rise must be monotonic and start below 0.7V
2.
The clock must remain stable during T
PR
3.
After T
PR occurs, all input and feedback setup times must be met before driving the clock pin high
4.7
Preload of Register Outputs
The ATF22V10CZ/CQZ’s registers are provided with circuitry to allow loading of each register with either a high or
a low. This feature will simplify testing since any state can be forced into the registers to control test sequencing. A
JEDEC file with preload is generated when a source file with vectors is compiled. Once downloaded, the JEDEC
file preload sequence will be done automatically by most of the approved programmers after the programming.
Typ
Max
Units
Conditions
C
IN
810
pF
V
IN = 0V; f = 1.0MHz
C
I/O
810
pF
V
OUT = 0V; f = 1.0MHz
相關(guān)PDF資料
PDF描述
ATF22V10CQZ-20XC IC PLD 20NS 24TSSOP
ATF22V10CQZ-20SI IC PLD 20NS "QZ" POWER 24-SOIC
ATF22V10CQZ-20JI IC PLD 20NS "QZ" POWER 28PLCC
AMM40DRMH CONN EDGECARD 80POS .156 WW
ATF22V10CQ-15XI IC PLD 15NS "Q" POWER 24TSSOP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ATF22V10CQZ-20XU 功能描述:SPLD - 簡單可編程邏輯器件 500 GATE HI SPD ZERO/QRTR PWR 5V RoHS:否 制造商:Texas Instruments 邏輯系列:TICPAL22V10Z 大電池數(shù)量:10 最大工作頻率:66 MHz 延遲時間:25 ns 工作電源電壓:4.75 V to 5.25 V 電源電流:100 uA 最大工作溫度:+ 75 C 最小工作溫度:0 C 安裝風(fēng)格:Through Hole 封裝 / 箱體:DIP-24
ATF22V10CZ 制造商:ATMEL 制造商全稱:ATMEL Corporation 功能描述:Highperformance EE PLD
ATF22V10CZ/CQZ 制造商:ATMEL 制造商全稱:ATMEL Corporation 功能描述:ATF22V10CZ/CQZ [Updated 3/01. 13 Pages] 500 gate high-speed. zero power electrically erasable PLD. 24 pins
ATF22V10CZ_07 制造商:ATMEL 制造商全稱:ATMEL Corporation 功能描述:Highperformance EE PLD
ATF22V10CZ_10 制造商:ATMEL 制造商全稱:ATMEL Corporation 功能描述:High-performance Electrically Erasable Programmable Logic Device