參數(shù)資料
型號: ATF1504AE-7
廠商: Atmel Corp.
英文描述: 2nd Generation EE Complex Programmable Logic Devices
中文描述: 第二代電子工程復(fù)雜可編程邏輯器件
文件頁數(shù): 1/21頁
文件大小: 462K
代理商: ATF1504AE-7
1
Features
High Density, High Performance Electrically Erasable Complex Programmable Logic
Device
– 64 Macrocells
– 5 Product Terms per Macrocell, Expandable up to 40 per Macrocell
– 44, 68, 84, 100 pins
– 7 ns Maximum Pin-to-Pin Delay
– Registered Operation Up To 100 MHz
– Enhanced Routing Resources
In-System Programmability (ISP) via JTAG
Flexible Logic Macrocell
– D/T/Latch Configurable Flip Flops
– Global and Individual Register Control Signals
– Global and Individual Output Enable
– Programmable Output Slew Rate
– Programmable Output Open Collector Option
– Maximum Logic utilization by burying a register within a COM output
Advanced Power Management Features
– Automatic 100
μ
A Stand-By for “Z” Version
– Pin-Controlled 4 mA Stand-By Mode (Typical)
– Programmable Pin-Keeper Inputs and I/Os
– Reduced-Power Feature Per Macrocell
Available in Commercial and Industrial Temperature Ranges
Available in 44-, 68-, and 84-pin PLCC; 44- and 100-pin TQFP; and 100-pin PQFP
Advanced EE Technology
– 100% Tested
– Completely Reprogrammable
– 100 Program/Erase Cycles
– 20 Year Data Retention
– 2000V ESD Protection
– 200 mA Latch-Up Immunity
JTAG Boundary-Scan Testing to IEEE Std. 1149.1-1990 and 1149.1a-1993 Supported
PCI-compliant
3.3 or 5.0V I/O pins
Security Fuse Feature
Enhanced Features
Improved Connectivity (Additional Feedback Routing, Alternate Input Routing)
Output Enable Product Terms
D - Latch Mode
Combinatorial Output with Registered Feedback within any Macrocell
Three Global Clock Pins
ITD (Input Transition Detection) Circuits on Global Clocks, Inputs and I/O
Fast Registered Input from Product Term
Programmable “Pin-Keeper” Option
V
Power-Up Reset Option
Pull-Up Option on JTAG Pins TMS and TDI
Advanced Power Management Features
– Edge Controlled Power Down “L”
– Individual Macrocell Power Option
– Disable ITD on Global Clocks, Inputs and I/O
Description
The ATF1504AS is a high performance, high density Complex Programmable Logic
Device (CPLD) which utilizes Atmel’s proven electrically erasable memory technology.
With 64 logic macrocells and up to 68 inputs, it easily integrates logic from several
High-
Performance
EE CPLD
ATF1504AS
ATF1504ASZ
Rev. 0950D–07/98
(continued)
相關(guān)PDF資料
PDF描述
ATF1504ASL-25JI84 High performance Complex Programmable Logic Device
ATF1504AS-15JI44 Hex Inverter Buffers/Drivers With Open-Drain Outputs 14-VQFN -40 to 125
ATF1504ASZ High- Performance EE CPLD
ATF1504ASV(L) ATF1504ASV(L) [Updated 2/03. 29 Pages] 64 Macrocells with ISP. 3-volt and low power
ATF1504AS-7QC100 High- Performance EE CPLD
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ATF1504AEL-15 制造商:ATMEL 制造商全稱:ATMEL Corporation 功能描述:2nd Generation EE Complex Programmable Logic Devices
ATF1504AS 制造商:ATMEL 制造商全稱:ATMEL Corporation 功能描述:High- Performance EE CPLD
ATF1504AS(L) 制造商:未知廠家 制造商全稱:未知廠家 功能描述:ATF1504AS(L) [Updated 3/02. 33 Pages] 64 Macrocell. standard & low power w/ISP
ATF1504AS_05 制造商:ATMEL 制造商全稱:ATMEL Corporation 功能描述:Highperformance Complex Programmable Logic Device
ATF1504AS-10AC100 功能描述:CPLD - 復(fù)雜可編程邏輯器件 CPLD 64 MACROCELL w/ISP STD PWR 5V RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池數(shù)量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100