<nobr id="wdeik"><noframes id="wdeik">
<thead id="wdeik"></thead><big id="wdeik"></big>
  • <dl id="wdeik"></dl>
    <ins id="wdeik"><sup id="wdeik"><small id="wdeik"></small></sup></ins>
  • 參數(shù)資料
    型號(hào): AM29LV800BT80FCB
    廠商: ADVANCED MICRO DEVICES INC
    元件分類: PROM
    英文描述: 8 Megabit (1 M x 8-Bit/512 K x 16-Bit) CMOS 3.0 Volt-only Boot Sector Flash Memory
    中文描述: 512K X 16 FLASH 3V PROM, 80 ns, PDSO48
    封裝: REVERSE, MO-142DD, TSOP-48
    文件頁(yè)數(shù): 16/42頁(yè)
    文件大?。?/td> 571K
    代理商: AM29LV800BT80FCB
    16
    Am29LV800B
    P R E L I M I N A R Y
    Note:
    See Table 5 for program command sequence.
    Figure 3.
    Program Operation
    Chip Erase Command Sequence
    Chip erase is a six bus cycle operation. The chip erase
    command sequence is initiated by writing two unlock
    cycles, followed by a set-up command. Two additional
    unlock write cycles are then followed by the chip erase
    command, which in turn invokes the Embedded Erase
    algorithm. The device does not require the system to
    preprogram prior to erase. The Embedded Erase algo-
    rithm automatically preprograms and verifies the entire
    memory for an all zero data pattern prior to electrical
    erase. The system is not required to provide any con-
    trols or timings during these operations. Table 5 shows
    the address and data requirements for the chip erase
    command sequence.
    Any commands written to the chip during the Embed-
    ded Erase algorithm are ignored. Note that a
    hardware
    reset
    during the chip erase operation immediately ter-
    minates the operation. The Chip Erase command se-
    quence should be reinitiated once the device has
    returned to reading array data, to ensure data integrity.
    The system can determine the status of the erase op-
    eration by using DQ7, DQ6, DQ2, or RY/BY#. See
    “Write Operation Status” for information on these sta-
    tus bits. When the Embedded Erase algorithm is com-
    plete, the device returns to reading array data and
    addresses are no longer latched.
    Figure 4 illustrates the algorithm for the erase opera-
    tion. See the Erase/Program Operations tables in “AC
    Characteristics” for parameters, and to Figure 18 for
    timing diagrams.
    Sector Erase Command Sequence
    Sector erase is a six bus cycle operation. The sector
    erase command sequence is initiated by writing two
    unlock cycles, followed by a set-up command. Two ad-
    ditional unlock write cycles are then followed by the ad-
    dress of the sector to be erased, and the sector erase
    command. Table 5 shows the address and data re-
    quirements for the sector erase command sequence.
    The device does
    not
    require the system to preprogram
    the memory prior to erase. The Embedded Erase algo-
    rithm automatically programs and verifies the sector for
    an all zero data pattern prior to electrical erase. The
    system is not required to provide any controls or tim-
    ings during these operations.
    After the command sequence is written, a sector erase
    time-out of 50 μs begins. During the time-out period,
    additional sector addresses and sector erase com-
    mands may be written. Loading the sector erase buffer
    may be done in any sequence, and the number of sec-
    tors may be from one sector to all sectors. The time be-
    tween these additional cycles must be less than 50 μs,
    otherwise the last address and command might not be
    accepted, and erasure may begin. It is recommended
    that processor interrupts be disabled during this time to
    ensure all commands are accepted. The interrupts can
    be re-enabled after the last Sector Erase command is
    written. If the time between additional sector erase
    commands can be assumed to be less than 50 μs, the
    system need not monitor DQ3.
    Any command other
    than Sector Erase or Erase Suspend during the
    time-out period resets the device to reading array
    data.
    The system must rewrite the command sequence
    and any additional sector addresses and commands.
    The system can monitor DQ3 to determine if the sector
    erase timer has timed out. (See the “DQ3: Sector Erase
    Timer” section.) The time-out begins from the rising
    edge of the final WE# pulse in the command sequence.
    Once the sector erase operation has begun, only the
    Erase Suspend command is valid. All other commands
    are ignored. Note that a
    hardware reset
    during the
    sector erase operation immediately terminates the op-
    eration. The Sector Erase command sequence should
    be reinitiated once the device has returned to reading
    array data, to ensure data integrity.
    START
    Write Program
    Command Sequence
    Data Poll
    from System
    Verify Data
    No
    Yes
    Last Address
    No
    Yes
    Programming
    Completed
    Increment Address
    Embedded
    Program
    algorithm
    in progress
    21490E-7
    相關(guān)PDF資料
    PDF描述
    AM29LV800DB-120WCC Ceramic Chip Capacitors / MIL-PRF-55681; Capacitance [nom]: 180pF; Working Voltage (Vdc)[max]: 100V; Capacitance Tolerance: +/-5%; Dielectric: Multilayer Ceramic; Temperature Coefficient: C0G (NP0); Lead Style: Surface Mount Chip; Lead Dimensions: 0805; Termination: Solder Coated (Sn/Pb, 70/30); Body Dimensions: 0.080&quot; x 0.050&quot; x 0.055&quot;; Container: Bag; Features: MIL-PRF-55681: R Failure Rate
    AM29LV800DT-90WCF 8 Megabit (1 M x 8-Bit/512 K x 16-Bit) CMOS 3.0 Volt-only Boot Sector Flash Memory
    AM29LV800DT-90WCI 8 Megabit (1 M x 8-Bit/512 K x 16-Bit) CMOS 3.0 Volt-only Boot Sector Flash Memory
    AM29LV800DT-120ED Ceramic Chip Capacitors / MIL-PRF-55681; Capacitance [nom]: 1800pF; Working Voltage (Vdc)[max]: 100V; Capacitance Tolerance: +/-10%; Dielectric: Multilayer Ceramic; Temperature Coefficient: X7R (BX); Lead Style: Surface Mount Chip; Lead Dimensions: 0805; Termination: 100% Tin (Sn); Body Dimensions: 0.080&quot; x 0.050&quot; x 0.055&quot;; Container: Bag; Features: MIL-PRF-55681: P Failure Rate
    AM29N323D 32 Megabit (2 M x 16-Bit) CMOS 1.8 Volt-only Simultaneous Read/Write, Burst Mode Flash Memory
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    AM29LV800BT-90EC 制造商:Advanced Micro Devices 功能描述:NOR Flash, 512K x 16, 48 Pin, Plastic, TSSOP 制造商:Analog Devices 功能描述:NOR Flash, 512K x 16, 48 Pin, Plastic, TSSOP
    AM29LV800DB-70EF 制造商:Spansion 功能描述:Flash Mem Parallel 3V/3.3V 8M-Bit 1M x 8/512K x 16 70ns 48-Pin TSOP
    AM29LV800DB-90EC 制造商:Spansion 功能描述:Flash Mem Parallel 3V/3.3V 8M-Bit 1M x 8/512K x 16 90ns 48-Pin TSOP
    AM29LV800DB-90ED 制造商:Spansion 功能描述:Flash Mem Parallel 3V/3.3V 8M-Bit 1M x 8/512K x 16 90ns 48-Pin TSOP
    AM29LV800DB90EI 制造商:Advanced Micro Devices 功能描述: