參數(shù)資料
型號(hào): AK4708
廠商: Asahi Kasei Microsystems Co.,Ltd
英文描述: AV SCART Switch with Two RGB Outputs
中文描述: 影音SCART開(kāi)關(guān)與兩個(gè)RGB輸出
文件頁(yè)數(shù): 30/46頁(yè)
文件大?。?/td> 504K
代理商: AK4708
[AK4708]
MS0618-E-00
2007/04
- 30 -
6.
Control Interface
I
2
C-bus Control Mode
1. WRITE Operations
Figure 14 shows the data transfer sequence in I
2
C-bus mode. All commands are preceded by a START condition. A
HIGH to LOW transition on the SDA line while SCL is HIGH indicates a START condition (Figure 20). After the
START condition, a slave address is sent. This address is 7bits long followed by the eighth bit that is a data direction bit
(R/W). The most significant seven bits of the slave address are fixed as “0010001”. If the slave address match that of the
AK4708, the AK4708 generates the acknowledge and the operation is executed. The master must generate the
acknowledge-related clock pulse and release the SDA line (HIGH) during the acknowledge clock pulse (Figure 22). A
“1” for R/W bit indicates that the read operation is to be executed. A “0” indicates that the write operation is to be
executed. The second byte consists of the address for control registers of the AK4708. The format is MSB first, and those
most significant 3-bits are fixed to zeros (Figure 16). The data after the second byte contain control data. The format is
MSB first, 8bits (Figure 17). The AK4708 generates an acknowledge after each byte has been received. A data transfer is
always terminated by a STOP condition generated by the master. A LOW to HIGH transition on the SDA line while SCL
is HIGH defines a STOP condition (Figure 20).
The AK4708 can execute multiple one byte write operations in a sequence. After receipt of the third byte, the AK4708
generates an acknowledge, and awaits the next data again. The master can transmit more than one byte instead of
terminating the write cycle after the first data byte is transferred. After the receipt of each data, the internal address
counter is incremented by one, and the next data is taken into next address automatically. If the address exceeds 0DH prior
to generating the stop condition, the address counter will “roll over” to 00H and the previous data will be overwritten.
The data on the SDA line must be stable during the HIGH period of the clock. The HIGH or LOW state of the data line
can only change when the clock signal on the SCL line is LOW (Figure 22) except for the START and the STOP
condition.
S
T
A
R
T
Slave
Address
Address(n)
SDA
A
C
K
A
C
K
S
A
C
K
Sub
Data(n)
P
S
T
O
P
Data(n+x)
A
C
K
Data(n+1)
A
C
K
R/W= “0”
A
C
K
Figure 14. Data transfer sequence at the I
2
C-bus mode
0
0
1
0
0
0
1
R/W
Figure 15. The first byte
0
0
0
A4
A3
A2
A1
A0
Figure 16. The second byte
D7
D6
D5
D4
D3
D2
D1
D0
Figure 17. Byte structure after the second byte
相關(guān)PDF資料
PDF描述
AK4708EQ AV SCART Switch with Two RGB Outputs
AK502 AK SERIES VERTICAL
AK550 AK SERIES VERTICAL
AK590 AK SERIES VERTICAL
AK520S Circular Connector; No. of Contacts:26; Series:MS27484; Body Material:Aluminum; Connecting Termination:Crimp; Connector Shell Size:16; Circular Contact Gender:Pin; Circular Shell Style:Straight Plug; Insert Arrangement:16-26 RoHS Compliant: No
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AK4708EQ 制造商:AKM 制造商全稱:AKM 功能描述:AV SCART Switch with Two RGB Outputs
AK4709 制造商:AKM 制造商全稱:AKM 功能描述:Low Power AV SCART Switch
AK4709EQ 制造商:AKM 制造商全稱:AKM 功能描述:Low Power AV SCART Switch
AK4710 制造商:AKM 制造商全稱:AKM 功能描述:Low Power Single SCART Driver
AK4710EN 制造商:AKM 制造商全稱:AKM 功能描述:Low Power Single SCART Driver