參數(shù)資料
型號(hào): ADSP-21061
廠商: Analog Devices, Inc.
英文描述: ADSP-2106x SHARC DSP Microcomputer Family
中文描述: 的ADSP - 2106x SHARC處理器DSP的微機(jī)家庭
文件頁(yè)數(shù): 25/47頁(yè)
文件大?。?/td> 367K
代理商: ADSP-21061
ADSP-21061/ADSP-21061L
–25–
REV. B
Synchronous Read/Write—Bus Slave
Use these specifications for ADSP-21061 bus master accesses of
a slave’s IOP registers or internal memory (in multiprocessor
memory space). The bus master must meet these (bus slave)
timing requirements.
ADSP-21061 (5 V)
Min
ADSP-21061L (3.3 V)
Min
Parameter
Max
Max
Unit
Timing Requirements:
t
SADRI
t
HADRI
t
SRWLI
t
HRWLI
t
HRWLI
Address,
SW
Setup before CLKIN
Address,
SW
Hold before CLKIN
RD
/
WR
Low Setup before CLKIN
1
RD
/
WR
Low Hold after CLKIN
RD
/
WR
Low Hold after CLKIN
44 MHz/50 MHz
2
RD
/
WR
Pulse High
Data Setup before
WR
High
Data Hold after
WR
High
14 + DT/2
14 + DT/2
ns
ns
ns
ns
5 + DT/2
5 + DT/2
8.5 + 5DT/16
–4 – 5DT/16
8.5 + 5DT/16
–4 – 5DT/16
8 + 7DT/16
8 + 7DT/16
–3.5 – 5DT/16
3
3
1
8 + 7DT/16
–3.5 – 5DT/16
3
3
1
8 + 7DT/16
ns
ns
ns
ns
t
RWHPI
t
SDATWH
t
HDATWH
Switching Characteristics:
t
SDDATO
t
DATTR
t
DACKAD
t
ACKTR
Data Delay after CLKIN
Data Disable after CLKIN
3
ACK Delay after Address,
SW
4
ACK Disable after CLKIN
4
19 + 5DT/16
7 – DT/8
8
6 – DT/8
19 + 5DT/16
7 – DT/8
8
6 – DT/8
ns
ns
ns
ns
0 – DT/8
0 – DT/8
–1 – DT/8
–1 – DT/8
NOTES
1
t
(min) = 9.5 + 5DT/16 when Multiprocessor Memory Space Wait State (MMSWS bit in WAIT register) is disabled; when MMSWS is enabled, t
SRWLI
(min)
= 4 + DT/8.
2
This specification applies to the ADSP-21061LKS-176 (3.3 V, 44 MHz) and the ADSP-21061KS-200 (5 V, 50 MHz), operating at t
CK
<25 ns. For all other devices,
use the preceding timing specification of the same name.
3
See
System Hold Time Calculation
under Test Conditions for calculation of hold times given capacitive and dc loads.
4
t
is true only if the address and
SW
inputs have setup times (before CLKIN) greater than 10 + DT/8 and less than 19 + 3DT/4. If the address and
SW
inputs have
setup times greater than 19 + 3DT/4, then ACK is valid 15.5 + DT/4 (max) after CLKIN. A slave that sees an address with an M field match will respond with ACK
regardless of the state of MMSWS or strobes. A slave will three-state ACK every cycle with t
ACKTR
.
CLKIN
ADDRESS
SW
ACK
RD
DATA
(OUT)
WR
WRITE ACCESS
t
SADRI
t
HADRI
t
DACKAD
t
ACKTR
t
RWHPI
t
HRWLI
t
SRWLI
t
SDDATO
t
DATTR
t
SRWLI
t
HRWLI
t
RWHPI
t
HDATWH
t
SDATWH
DATA
(IN)
READ ACCESS
相關(guān)PDF資料
PDF描述
ADSP-21061L ADSP-2106x SHARC DSP Microcomputer Family
ADSP-21061LAS-160 ADSP-2106x SHARC DSP Microcomputer Family
ADSP-21061LAS-176 ADSP-2106x SHARC DSP Microcomputer Family
ADSP-21061KS-160 ADSP-2106x SHARC DSP Microcomputer Family
ADSP-21061KS-200 ADSP-2106x SHARC DSP Microcomputer Family
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ADSP-21061KS 制造商:Analog Devices 功能描述:
ADSP-21061KS-133 功能描述:IC DSP CONTROLLER 32BIT 240MQFP RoHS:否 類(lèi)別:集成電路 (IC) >> 嵌入式 - DSP(數(shù)字式信號(hào)處理器) 系列:SHARC® 標(biāo)準(zhǔn)包裝:2 系列:StarCore 類(lèi)型:SC140 內(nèi)核 接口:DSI,以太網(wǎng),RS-232 時(shí)鐘速率:400MHz 非易失內(nèi)存:外部 芯片上RAM:1.436MB 電壓 - 輸入/輸出:3.30V 電壓 - 核心:1.20V 工作溫度:-40°C ~ 105°C 安裝類(lèi)型:表面貼裝 封裝/外殼:431-BFBGA,F(xiàn)CBGA 供應(yīng)商設(shè)備封裝:431-FCPBGA(20x20) 包裝:托盤(pán)
ADSP-21061KS-160 功能描述:IC DSP CONTROLLER 1MBIT 240MQFP RoHS:否 類(lèi)別:集成電路 (IC) >> 嵌入式 - DSP(數(shù)字式信號(hào)處理器) 系列:SHARC® 標(biāo)準(zhǔn)包裝:2 系列:StarCore 類(lèi)型:SC140 內(nèi)核 接口:DSI,以太網(wǎng),RS-232 時(shí)鐘速率:400MHz 非易失內(nèi)存:外部 芯片上RAM:1.436MB 電壓 - 輸入/輸出:3.30V 電壓 - 核心:1.20V 工作溫度:-40°C ~ 105°C 安裝類(lèi)型:表面貼裝 封裝/外殼:431-BFBGA,F(xiàn)CBGA 供應(yīng)商設(shè)備封裝:431-FCPBGA(20x20) 包裝:托盤(pán)
ADSP-21061KS-200 功能描述:IC DSP CONTROLLER 32BIT 240MQFP RoHS:否 類(lèi)別:集成電路 (IC) >> 嵌入式 - DSP(數(shù)字式信號(hào)處理器) 系列:SHARC® 標(biāo)準(zhǔn)包裝:2 系列:StarCore 類(lèi)型:SC140 內(nèi)核 接口:DSI,以太網(wǎng),RS-232 時(shí)鐘速率:400MHz 非易失內(nèi)存:外部 芯片上RAM:1.436MB 電壓 - 輸入/輸出:3.30V 電壓 - 核心:1.20V 工作溫度:-40°C ~ 105°C 安裝類(lèi)型:表面貼裝 封裝/外殼:431-BFBGA,F(xiàn)CBGA 供應(yīng)商設(shè)備封裝:431-FCPBGA(20x20) 包裝:托盤(pán)
ADSP-21061KS-200X 制造商:未知廠家 制造商全稱(chēng):未知廠家 功能描述:32-Bit Digital Signal Processor