參數(shù)資料
型號(hào): ADM8692AN
廠商: ANALOG DEVICES INC
元件分類: 電源管理
英文描述: Linear 1-cell Li-Ion Battery Charger W/Integrated FET, Bi-Color LED 20-HTSSOP -20 to 70
中文描述: 2-CHANNEL POWER SUPPLY MANAGEMENT CKT, PDIP8
封裝: PLASTIC, MS-001BA, DIP-8
文件頁數(shù): 4/16頁
文件大?。?/td> 183K
代理商: ADM8692AN
ADM8690–ADM8695
REV. 0
–4–
PIN FUNCT ION DE SCRIPT ION
Mnemonic
Function
V
CC
V
BAT T
V
OUT
Power Supply Input: +5 V Nominal.
Backup Battery Input.
Output Voltage, V
CC
or V
BAT T
is internally switched to V
OUT
depending on which is at the highest potential. V
OUT
can supply up to 100 mA to power CMOS RAM. Connect V
OUT
to V
CC
if V
OUT
and V
BAT T
are not used.
0 V. Ground reference for all signals.
Logic Output.
RESET
goes low if
1. V
CC
falls below the Reset T hreshold
2. T he watchdog timer is not serviced within its timeout period.
T he reset threshold is typically 4.65 V for the ADM8690/ADM8691/ADM8694/ADM8695 and 4.4 V for the ADM8692
and ADM8693.
RESET
remains low for 50 ms (ADM8690/ADM8691/ADM8692/ADM8693) or 200 ms (ADM8694/
ADM8695) after V
CC
returns above the threshold.
RESET
also goes low for 50 (200) ms if the watchdog timer is
enabled but not serviced within its timeout period. T he
RESET
pulse width can be adjusted on the ADM8691/ADM8693/
ADM8695 as shown in T able I. T he
RESET
output has an internal 3
μ
A pull up, and can either connect
to an open collector Reset bus or directly drive a CMOS gate without an external pull-up resistor.
Watchdog Input. WDI is a three level input. If WDI remains either high or low for longer than the watchdog timeout
period,
RESET
pulses low and WDO goes low. T he timer resets with each transition on the WDI line. T he watchdog
timer may be disabled if WDI is left floating or is driven to midsupply.
Power Fail Input. PFI is the noninverting input to the Power Fail Comparator when PFI is less than 1.3 V,
PFO
goes low. Connect PFI to GND or V
OUT
when not used.
Power Fail Output.
PFO
is the output of the Power Fail Comparator. It goes low when PFI is less than 1.3 V. T he
comparator is turned off and
PFO
goes low when V
CC
is below V
BAT T
.
Logic Input. T he input to the
CE
gating circuit. Connect to GND or V
OUT
if not used.
Logic Output.
CE
OUT
is a gated version of the
CE
IN
signal.
CE
OUT
tracks
CE
IN
when V
CC
is above the reset
threshold. If V
CC
is below the reset threshold,
CE
OUT
is forced high. See Figures 5 and 6.
Logic Output. BAT T ON goes high when V
OUT
is internally switched to the V
BAT T
input. It goes low when V
OUT
is internally switched to V
CC
. T he output typically sinks 35 mA and can directly drive the base of an external
PNP transistor to increase the output current above the 100 mA rating of V
OUT
.
Logic Output.
LOW LINE
goes low when V
CC
falls below the reset threshold. It returns high as soon as V
CC
rises
above the reset threshold.
Logic Output. RESET is an active high output. It is the inverse of
RESET
.
Logic Oscillator Select Input. When OSC SEL is unconnected (floating) or driven high, the internal oscillator sets
the reset active time and watchdog timeout period. When OSC SEL is low, the external oscillator input, OSC IN,
is enabled. OSC SEL has a 3
μ
A internal pull-up (see T able I).
Oscillator Logic Input. With OSC SEL low, OSC IN can be driven by an external clock signal or an external
capacitor can be connected between OSC IN and GND. T his sets both the reset active pulse timing and the watch-
dog timeout period (see T able I and Figure 4). With OSC SEL high or floating, the internal oscillator is enabled
and the reset active time is fixed at 50 ms typ. (ADM8691/ADM8693) or 200 ms typ (ADM8695). In this mode the
OSC IN pin selects between fast (100 ms) and slow (1.6 s) watchdog timeout periods. In both modes, the timeout
period immediately after a reset is 1.6 s typical.
Logic Output. T he Watchdog Output,
WDO
, goes low if WDI remains either high or low for longer than the
watchdog timeout period.
WDO
is set high by the next transition at WDI. If WDI is unconnected or at midsupply,
the watchdog timer is disabled and
WDO
remains high.
WDO
also goes high when
LOW LINE
goes low.
GND
RESET
WDI
PFI
PFO
CE
IN
CE
OUT
BAT T ON
LOW LINE
RESET
OSC SEL
OSC IN
WDO
相關(guān)PDF資料
PDF描述
ADM8692ARN Linear 1-cell Li-Ion Battery Charger W/Integrated FET, Bi-Color LED 20-HTSSOP -20 to 70
ADM8694 bqTINY(TM) Linear 1-cell Li-Ion Charger w/ 1-A FET, Charge Enable & Term Enable in QFN-10 10-SON -40 to 85
ADM8694AN bqTINY(TM) Linear 1-cell Li-Ion Charger w/ 1-A FET, Temp Sense & Charge Enable in QFN-10 10-SON -40 to 85
ADM8694ARN Single Chip Li-Ion Charge Management IC for Handheld Applications (bqTINY) 10-SON -40 to 125
ADM8690-ADM8695 Microprocessor Supervisory Circuits
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ADM8692ANZ 制造商:Analog Devices 功能描述:Processor Supervisor 4.4V 4.5V to 5.5V 8-Pin PDIP 制造商:Analog Devices 功能描述:SUPERVISOR MICROPROCESSOR PDIP8
ADM8692ARN 制造商:Analog Devices 功能描述:Processor Supervisor 4.4V 4.5V to 5.5V 8-Pin SOIC N 制造商:Rochester Electronics LLC 功能描述:IMPROVED ADM692 I.C. - Bulk
ADM8692ARN-REEL 制造商:Analog Devices 功能描述:Processor Supervisor 4.4V 4.5V to 5.5V 8-Pin SOIC N T/R
ADM8692ARNZ 功能描述:IC SUPERVISOR MPU 4.40V 8SOIC RoHS:是 類別:集成電路 (IC) >> PMIC - 監(jiān)控器 系列:- 標(biāo)準(zhǔn)包裝:1 系列:- 類型:簡(jiǎn)單復(fù)位/加電復(fù)位 監(jiān)視電壓數(shù)目:1 輸出:開路漏極或開路集電極 復(fù)位:低有效 復(fù)位超時(shí):標(biāo)準(zhǔn)傳輸延遲為 60 µs 電壓 - 閥值:3V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:SC-74A,SOT-753 供應(yīng)商設(shè)備封裝:SOT-23-5 包裝:Digi-Reel® 其它名稱:LM8364BALMF30DKR
ADM8693 制造商:AD 制造商全稱:Analog Devices 功能描述:Microprocessor Supervisory Circuits