參數(shù)資料
型號(hào): ADF4157BCPZ
廠商: Analog Devices Inc
文件頁(yè)數(shù): 6/24頁(yè)
文件大?。?/td> 0K
描述: IC PLL FREQ SYNTH 6GHZ 20LFCSP
標(biāo)準(zhǔn)包裝: 1
類(lèi)型: 分?jǐn)?shù) N 合成器(RF)
PLL:
輸入: CMOS,TTL
輸出: 時(shí)鐘
電路數(shù): 1
比率 - 輸入:輸出: 2:1
差分 - 輸入:輸出: 是/無(wú)
頻率 - 最大: 6GHz
除法器/乘法器: 是/是
電源電壓: 2.7 V ~ 3.3 V
工作溫度: -40°C ~ 85°C
安裝類(lèi)型: 表面貼裝
封裝/外殼: 20-VFQFN 裸露焊盤(pán),CSP
供應(yīng)商設(shè)備封裝: 20-LFCSP-VQ
包裝: 托盤(pán)
ADF4157
Data Sheet
Rev. D | Page 14 of 24
R DIVIDER REGISTER (R2) MAP
With R2[2:0] set to 010, the on-chip R divider register is
programmed as shown in Figure 19.
CSR Enable
Setting this bit to 1 enables cycle slip reduction. This is a
method for improving lock times. Note that the signal at the PFD
must have a 50% duty cycle for cycle slip reduction to work. In
addition, the charge pump current setting must be set to a
section for more information.
Note also that the cycle slip reduction feature can only be
operated when the phase detector polarity setting is positive
(DB6 in Register 3). It cannot be used if the phase detector
polarity is set to negative.
Charge Pump Current Setting
Bits DB[27:24] set the charge pump current setting. This should
be set to the charge pump current that the loop filter is designed
Prescaler (P/P + 1)
The dual-modulus prescaler (P/P + 1), along with INT, FRAC,
and MOD, determine the overall division ratio from RFINx to
the PFD input.
Operating at CML levels, it takes the clock from the RF input
stage and divides it down for the counters. It is based on
a synchronous 4/5 core. When set to 4/5, the maximum RF
frequency allowed is 3 GHz. Therefore, when operating
the ADF4157 above 3 GHz, the prescaler must be set to 8/9.
The prescaler limits the INT value.
With P = 4/5, NMIN = 23.
With P = 8/9, NMIN = 75.
RDIV2
Setting this bit to 1 inserts a divide-by-2 toggle flip-flop
between the R counter and the PFD. This can be used to
provide a 50% duty cycle signal at the PFD for use with cycle
slip reduction.
Reference Doubler
Setting DB[20] to 0 feeds the REFIN signal directly to the 5-bit
RF R counter, disabling the doubler. Setting this bit to 1 multiplies
the REFIN frequency by a factor of 2 before feeding into the 5-bit
R counter. When the doubler is disabled, the REFIN falling edge
is the active edge at the PFD input to the fractional synthesizer.
When the doubler is enabled, both the rising edge and falling
edge of REFIN become active edges at the PFD input.
The maximum allowed REFIN frequency when the doubler is
enabled is 30 MHz.
5-Bit R Counter
The 5-bit R counter allows the input reference frequency
(REFIN) to be divided down to produce the reference clock to
the phase frequency detector (PFD). Division ratios from
1 to 32 are allowed.
Reserved Bits
All reserved bits should be set to 0 for normal operation.
相關(guān)PDF資料
PDF描述
SY89231UMG IC CLOCK DIVIDER LVDS 16-MLF
ADF4360-6BCPZ IC SYNTHESIZER VCO 24LFCSP
MS3456W12-5S CONN PLUG 1POS STRAIGHT W/SCKT
SY100S838ZG IC CLOCK GEN 3.3V/5V 20-SOIC
SY100EL38LZG IC CLK GEN /2 /4/6 3.3/5V 20SOIC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ADF4157BCPZ1 制造商:AD 制造商全稱(chēng):Analog Devices 功能描述:High Resolution 6 GHz Fractional-N Frequency Synthesizer
ADF4157BCPZ-RL 功能描述:IC PLL FREQ SYNTH 6GHZ 20LFCSP RoHS:是 類(lèi)別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:Precision Edge® 類(lèi)型:時(shí)鐘/頻率合成器 PLL:無(wú) 輸入:CML,PECL 輸出:CML 電路數(shù):1 比率 - 輸入:輸出:2:1 差分 - 輸入:輸出:是/是 頻率 - 最大:10.7GHz 除法器/乘法器:無(wú)/無(wú) 電源電壓:2.375 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 安裝類(lèi)型:表面貼裝 封裝/外殼:16-VFQFN 裸露焊盤(pán),16-MLF? 供應(yīng)商設(shè)備封裝:16-MLF?(3x3) 包裝:帶卷 (TR) 其它名稱(chēng):SY58052UMGTRSY58052UMGTR-ND
ADF4157BCPZ-RL1 制造商:AD 制造商全稱(chēng):Analog Devices 功能描述:High Resolution 6 GHz Fractional-N Frequency Synthesizer
ADF4157BCPZ-RL7 功能描述:IC PLL FREQ SYNTH 6GHZ 20LFCSP RoHS:是 類(lèi)別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:Precision Edge® 類(lèi)型:時(shí)鐘/頻率合成器 PLL:無(wú) 輸入:CML,PECL 輸出:CML 電路數(shù):1 比率 - 輸入:輸出:2:1 差分 - 輸入:輸出:是/是 頻率 - 最大:10.7GHz 除法器/乘法器:無(wú)/無(wú) 電源電壓:2.375 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 安裝類(lèi)型:表面貼裝 封裝/外殼:16-VFQFN 裸露焊盤(pán),16-MLF? 供應(yīng)商設(shè)備封裝:16-MLF?(3x3) 包裝:帶卷 (TR) 其它名稱(chēng):SY58052UMGTRSY58052UMGTR-ND
ADF4157BCPZ-RL71 制造商:AD 制造商全稱(chēng):Analog Devices 功能描述:High Resolution 6 GHz Fractional-N Frequency Synthesizer