•         
    
    
    參數(shù)資料
    型號(hào): ADF4153BRUZ-RL7
    廠商: Analog Devices Inc
    文件頁數(shù): 13/24頁
    文件大?。?/td> 0K
    描述: IC FRACTION-N FREQ SYNTH 16TSSOP
    標(biāo)準(zhǔn)包裝: 1,000
    類型: 分?jǐn)?shù) N 合成器(RF)
    PLL:
    輸入: CMOS,TTL
    輸出: 時(shí)鐘
    電路數(shù): 1
    比率 - 輸入:輸出: 2:1
    差分 - 輸入:輸出: 是/無
    頻率 - 最大: 4GHz
    除法器/乘法器: 無/是
    電源電壓: 2.7 V ~ 3.3 V
    工作溫度: -40°C ~ 85°C
    安裝類型: 表面貼裝
    封裝/外殼: 16-TSSOP(0.173",4.40mm 寬)
    供應(yīng)商設(shè)備封裝: 16-TSSOP
    包裝: 帶卷 (TR)
    配用: EVAL-ADF4153EBZ1-ND - BOARD EVAL FOR ADF4153
    ADF4153
    Data Sheet
    Rev. F | Page 20 of 24
    Reference Spurs
    Reference spurs are generally not a problem in fractional-N
    synthesizers because the reference offset is far outside the
    loop bandwidth. However, any reference feedthrough mechan-
    ism that bypasses the loop can cause a problem. One such
    mechanism is feedthrough of low levels of on-chip reference
    switching noise out through the RFIN pin back to the VCO,
    resulting in reference spur levels as high as –90 dBc. Care
    should be taken in the PCB layout to ensure that the VCO
    is well separated from the input reference to avoid a possible
    feed-through path on the board.
    SPUR CONSISTENCY
    When jumping from Frequency A to Frequency B and then
    back again using some fractional-N synthesizers, the spur levels
    often differ each time Frequency A is programmed. However,
    in the ADF4153, the spur levels on any particular channel are
    always consistent.
    PHASE RESYNC
    The output of a fractional-N PLL can settle to any one of MOD
    phase offsets with respect to the input reference, where MOD
    is the fractional modulus. The phase resync feature in the
    ADF4153 can be used to produce a consistent output phase
    offset with respect to the input reference. This is necessary
    in applications where the output phase and frequency are
    important, such as digital beam-forming.
    When phase resync is enabled, an internal timer generates sync
    signals at intervals of tSYNC given by the following formula:
    tSYNC = RESYNC × RESYNC_DELAY × tPFD
    where tPFD is the PFD reference period.
    RESYNC is the decimal value programmed in Bits DB[15…12]
    of Register R2 and can be any integer in the range of 1 to 15. If
    RESYNC is programmed to its default value of all zeros, then
    the phase resync feature is disabled.
    If phase resync is enabled, then RESYNC_DELAY must be
    programmed to a value that is an integer multiple of the value
    of MOD. RESYNC_DELAY is the decimal value programmed
    into the MOD bits (DB[13…3] of Register R1 when load
    control (Bit DB23 of Register R1) = 1.
    When a new frequency is programmed, the second next sync
    pulse after the LE rising edge is used to resynchronize the output
    phase to the reference. The tSYNC time should be programmed to
    a value that is at least as long as the worst-case lock time. Doing
    so guarantees that the phase resync occurs after the last cycle
    slip in the PLL settling transient.
    In the example shown in Figure 17, the PFD reference is
    25 MHz and MOD = 125 for a 200 kHz channel spacing.
    tSYNC is set to 400 s by programming RESYNC = 10 and
    RESYNC_DELAY = 1000.
    LE
    PHASE
    FREQUENCY
    SYNC
    (INTERNAL)
    –100
    0
    100
    200
    1000
    300
    400
    500
    600
    700
    800
    900
    03685-
    030
    TIME (s)
    PLL SETTLES TO
    CORRECT PHASE
    AFTER RESYNC
    LAST CYCLE SLIP
    PLL SETTLES TO
    INCORRECT PHASE
    tSYNC
    Figure 17. Phase Resync Example
    FILTER DESIGN—ADIsimPLL
    A filter design and analysis program is available to help the user
    implement PLL design. Visit www.analog.com/pll for a free
    download of the ADIsimPLL software. The software designs,
    simulates, and analyzes the entire PLL frequency domain and
    time domain response. Various passive and active filter
    architectures are allowed.
    INTERFACING
    The ADF4153 has a simple SPI-compatible serial interface
    for writing to the device. CLK, DATA, and LE control the data
    transfer. When latch enable (LE) is high, the 22 bits that are
    clocked into the input register on each rising edge of SCLK are
    transferred to the appropriate latch. See Figure 2 for the timing
    diagram and Table 5 for the register truth table.
    The maximum allowable serial clock rate is 20 MHz.
    Figure 18 shows the interface between the ADF4153 and the
    ADuC812 MicroConverter. Because the ADuC812 is based on
    an 8051 core, this interface can be used with any 8051-based
    micro-controller. The MicroConverter is set up for SPI master
    mode with CPHA = 0. To initiate the operation, the I/O port
    driving LE is brought low. Each latch of the ADF4153 needs a 24-
    bit word, which is accomplished by writing three 8-bit bytes from
    the MicroConverter to the device. After the third byte is written,
    the LE input should be brought high to complete the transfer.
    ADuC812
    ADF4153
    SCLOCK
    CLK
    DATA
    LE
    MUXOUT
    (LOCK DETECT)
    MOSI
    I/O PORTS
    03685-
    024
    Figure 18. ADuC812 to ADF4153 Interface
    相關(guān)PDF資料
    PDF描述
    ADF4154BCPZ-RL7 IC FRACTION-N FREQ SYNTH 20LFCSP
    SY10E457JC IC MUX TRIPLE DIFF 2:1 28-PLCC
    SY10E256JC IC MUX/LATCH 3-BIT 4:1 28-PLCC
    X9315TP-2.7 IC XDCP 32-TAP 100K 3WIRE 8-DIP
    X9315TP IC XDCP 32-TAP 100K 3WIRE 8-DIP
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    ADF4153WYRUZ-RL7 功能描述:IC SYNTH PLL RF F-N FREQ 16TSSOP RoHS:是 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:Precision Edge® 類型:時(shí)鐘/頻率合成器 PLL:無 輸入:CML,PECL 輸出:CML 電路數(shù):1 比率 - 輸入:輸出:2:1 差分 - 輸入:輸出:是/是 頻率 - 最大:10.7GHz 除法器/乘法器:無/無 電源電壓:2.375 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-VFQFN 裸露焊盤,16-MLF? 供應(yīng)商設(shè)備封裝:16-MLF?(3x3) 包裝:帶卷 (TR) 其它名稱:SY58052UMGTRSY58052UMGTR-ND
    ADF4153YCPZ 功能描述:IC SYNTH FRACT-N FREQ 20-LFCSP RoHS:是 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:Precision Edge® 類型:時(shí)鐘/頻率合成器 PLL:無 輸入:CML,PECL 輸出:CML 電路數(shù):1 比率 - 輸入:輸出:2:1 差分 - 輸入:輸出:是/是 頻率 - 最大:10.7GHz 除法器/乘法器:無/無 電源電壓:2.375 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-VFQFN 裸露焊盤,16-MLF? 供應(yīng)商設(shè)備封裝:16-MLF?(3x3) 包裝:帶卷 (TR) 其它名稱:SY58052UMGTRSY58052UMGTR-ND
    ADF4153YCPZ-RL 功能描述:IC SYNTH FRACT-N FREQ 20-LFCSP RoHS:是 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:Precision Edge® 類型:時(shí)鐘/頻率合成器 PLL:無 輸入:CML,PECL 輸出:CML 電路數(shù):1 比率 - 輸入:輸出:2:1 差分 - 輸入:輸出:是/是 頻率 - 最大:10.7GHz 除法器/乘法器:無/無 電源電壓:2.375 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-VFQFN 裸露焊盤,16-MLF? 供應(yīng)商設(shè)備封裝:16-MLF?(3x3) 包裝:帶卷 (TR) 其它名稱:SY58052UMGTRSY58052UMGTR-ND
    ADF4153YCPZ-RL7 功能描述:IC SYNTH FRACT-N FREQ 20-LFCSP RoHS:是 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:Precision Edge® 類型:時(shí)鐘/頻率合成器 PLL:無 輸入:CML,PECL 輸出:CML 電路數(shù):1 比率 - 輸入:輸出:2:1 差分 - 輸入:輸出:是/是 頻率 - 最大:10.7GHz 除法器/乘法器:無/無 電源電壓:2.375 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-VFQFN 裸露焊盤,16-MLF? 供應(yīng)商設(shè)備封裝:16-MLF?(3x3) 包裝:帶卷 (TR) 其它名稱:SY58052UMGTRSY58052UMGTR-ND
    ADF4153YRUZ 功能描述:IC SYNTH PLL RF F-N FREQ 16TSSOP RoHS:是 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:Precision Edge® 類型:時(shí)鐘/頻率合成器 PLL:無 輸入:CML,PECL 輸出:CML 電路數(shù):1 比率 - 輸入:輸出:2:1 差分 - 輸入:輸出:是/是 頻率 - 最大:10.7GHz 除法器/乘法器:無/無 電源電壓:2.375 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-VFQFN 裸露焊盤,16-MLF? 供應(yīng)商設(shè)備封裝:16-MLF?(3x3) 包裝:帶卷 (TR) 其它名稱:SY58052UMGTRSY58052UMGTR-ND