參數(shù)資料
型號: AD9852ASTZ
廠商: Analog Devices Inc
文件頁數(shù): 25/52頁
文件大?。?/td> 0K
描述: IC DDS SYNTHESIZER CMOS 80-LQFP
產(chǎn)品培訓模塊: Direct Digital Synthesis Tutorial Series (1 of 7): Introduction
Direct Digital Synthesizer Tutorial Series (7 of 7): DDS in Action
Direct Digital Synthesis Tutorial Series (3 of 7): Angle to Amplitude Converter
Direct Digital Synthesis Tutorial Series (6 of 7): SINC Envelope Correction
Direct Digital Synthesis Tutorial Series (4 of 7): Digital-to-Analog Converter
Direct Digital Synthesis Tutorial Series (2 of 7): The Accumulator
標準包裝: 1
分辨率(位): 12 b
主 fclk: 200MHz
調(diào)節(jié)字寬(位): 48 b
電源電壓: 3.14 V ~ 3.47 V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 80-LQFP
供應商設備封裝: 80-LQFP(14x14)
包裝: 托盤
產(chǎn)品目錄頁面: 552 (CN2011-ZH PDF)
配用: AD9852/PCBZ-ND - BOARD EVAL FOR AD9852
AD9852
Rev. E | Page 31 of 52
PROGRAMMING THE AD9852
The AD9852 Register Layout table (Table 9) contains information
for programming a chip for a desired functionality. Although
many applications require very little programming to configure
the AD9852, some use all 12 accessible register banks. The
AD9852 supports an 8-bit parallel I/O operation or an SPI-
compatible serial I/O operation. All accessible registers can be
written and read back in either I/O operating mode.
S/P SELECT (Pin 70) is used to configure the I/O mode.
Systems that use a parallel I/O mode must connect the S/P
SELECT pin to VDD. Systems that operate in the serial I/O mode
must tie the S/P SELECT pin to GND.
Regardless of the mode, the I/O port data is written to a buffer
memory that only affects operation of the part after the contents
of the buffer memory are transferred to the register banks. This
transfer of information occurs synchronous to the system clock
in one of two ways:
The transfer is internally controlled at a rate programmed
by the user.
The transfer is externally controlled by the user. I/O opera-
tions can occur in the absence of REFCLK, but data cannot be
moved from the buffer memory to the register bank without
section for details.)
MASTER RESET
The MASTER RESET pin must be held at logic high active for
a minimum of 10 system clock cycles. This initializes the com-
munication bus and loads the default values listed in Table 9.
PARALLEL I/O OPERATION
With the S/P SELECT pin tied high, the parallel I/O mode is
active. The I/O port is compatible with industry-standard DSPs
and microcontrollers. Six address bits, eight bidirectional data
bits, and separate write/read control inputs comprise the I/O
port pins.
Parallel I/O operation allows write access to each byte of any
register in a single I/O operation of up to one per 10.5 ns.
Readback capability for each register is included to ease
designing with the AD9852.
Reads are not guaranteed at 100 MHz, because they are
intended for software debugging only.
Parallel I/O operation timing diagrams are shown in Figure 49
Table 8. REFCLK Multiplier Control Register Values
Reference Multiplier
Multiplier Value
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
4
0
1
0
5
0
1
0
1
6
0
1
0
7
0
1
8
0
1
0
9
0
1
0
1
10
0
1
0
1
0
11
0
1
0
1
12
0
1
0
13
0
1
0
1
14
0
1
0
15
0
1
16
1
0
17
1
0
1
18
1
0
1
0
19
1
0
1
20
1
0
1
0
SERIAL PORT I/O OPERATION
With the S/P SELECT pin tied low, the serial I/O mode is
active. The AD9852 serial port is a flexible, synchronous, serial
communication port, allowing easy interface to many industry-
standard microcontrollers and microprocessors. The serial I/O
is compatible with most synchronous transfer formats, including
both the Motorola 6905/11 SPI and Intel 8051 SSR protocols.
The interface allows read/write access to all 12 registers that
configure the AD9852 and can be configured as a single-pin
I/O (SDIO) or two unidirectional pins for input and output
(SDIO/SDO). Data transfers are supported in MSB- or LSB-
first format at up to 10 MHz.
When configured for serial I/O operation, most pins from the
AD9852 parallel port are inactive; only some pins are used for
serial I/O operation. Table 10 describes pin requirements for
serial I/O operation.
When operating the device in the serial I/O mode, it is best to
use the external I/O update clock mode to avoid an I/O update
clock occurring during a serial communication cycle. Such an
occurrence may cause incorrect programming due to a partial
data transfer. Therefore, users should write to the device between
I/O update clocks. To exit the default internal update mode,
program the device for external update operation at power-up
before starting the REFCLK signal but after a master reset.
Starting the REFCLK causes this information to transfer to the
register bank, forcing the device to switch to external update mode.
相關PDF資料
PDF描述
VE-2WY-IY-F4 CONVERTER MOD DC/DC 3.3V 33W
VE-2WY-IX-F3 CONVERTER MOD DC/DC 3.3V 49.5W
AD9953YSVZ IC DDS DAC 14BIT 400MSPS 48-TQFP
VE-2WX-IY-F4 CONVERTER MOD DC/DC 5.2V 50W
DS3174+ IC TXRX DS3/E3 QUAD 400-BGA
相關代理商/技術參數(shù)
參數(shù)描述
AD9852ASTZ 制造商:Analog Devices 功能描述:IC DDS 100MHZ LQFP-80
AD9852ASTZ1 制造商:AD 制造商全稱:Analog Devices 功能描述:CMOS 300 MSPS Complete DDS
AD9852ASVZ 功能描述:IC DDS SYNTHESIZER CMOS 80-TQFP RoHS:是 類別:集成電路 (IC) >> 接口 - 直接數(shù)字合成 (DDS) 系列:- 產(chǎn)品變化通告:Product Discontinuance 27/Oct/2011 標準包裝:2,500 系列:- 分辨率(位):10 b 主 fclk:25MHz 調(diào)節(jié)字寬(位):32 b 電源電壓:2.97 V ~ 5.5 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-TSSOP(0.173",4.40mm 寬) 供應商設備封裝:16-TSSOP 包裝:帶卷 (TR)
AD9852ASVZ 制造商:Analog Devices 功能描述:IC DDS 300MHz TQFP-80 制造商:Analog Devices 功能描述:IC, DDS, 300MHz, TQFP-80
AD9852ASVZ1 制造商:AD 制造商全稱:Analog Devices 功能描述:CMOS 300 MSPS Complete DDS