參數(shù)資料
型號(hào): AD9753
廠商: Analog Devices, Inc.
英文描述: 12-Bit,300 MSPS High Speed T×DAC+TM D/A Converter(300MSPS,超高速,單通道12位D/A轉(zhuǎn)換器)
中文描述: 12位,300 MSPS的高速厚×援商標(biāo)D / A轉(zhuǎn)換(300MSPS,超高速,單通道12位的D / A轉(zhuǎn)換器)
文件頁(yè)數(shù): 9/12頁(yè)
文件大?。?/td> 152K
代理商: AD9753
9 REV. PrA
DATA
TECHNCAL
OUT A
and I
OUT B
such as noise, distortion and dc offsets. Second, the
differential code dependent current and subsequent
voltage, V
DIFF
, is twice the value of the single-ended
voltage output (i.e., V
OUT A
or V
OUT B
), thus providing
twice the signal power to the load.
Note, that the gain drift temperature performance for a
single-ended (V
OUT A
and V
OUT B
) or differential output
(V
DIFF
) of the AD9753 can be enhanced by selecting
temperature tracking resistors for R
LOAD
and R
SET
due
to their ratiometric relationship as shown in Equation
8.
NON-INTERLEAVED DATA WITH PLL DISABLED
If the data at only one port is required, no interleaving
is done, and the AD9753 interface operates as a typical
double buffered latch. On the rising edge of the
clock, input latch 1 or 2 is updated with the present
input data. On the next rising edge, the DAC latch is
updated and a propagation time later the DAC output
reflects this change. Figure 10 represents the AD9753
timing in this mode.
DAC TRANSFER FUNCTION
T he AD9753 provides complementary current outputs,
IOUT A and IOUT B. IOUT A will provide a near full-
scale current output, I
OUT FS
, when all bits are high (i.e.,
DAC CODE = 4095) while IOUT B, the complemen-
tary output, provides no current. T he current output
appearing at IOUT A and IOUT B is a function of both
the input code and I
OUT FS
and can be expressed as:
I
OUT A
= (DAC CODE/4096)
×
I
OUT FS
I
OUT B
= (4095 – DAC CODE)/4096
×
I
OUT FS
(2)
(1)
where DAC CODE = 0 to 4095 (i.e., Decimal
Representation).
As mentioned previously, I
OUT FS
is a function of the
reference current I
REF
, which is nominally set by a
reference voltage, V
REFIO
and external resistor R
SET
. It
can be expressed as:
I
OUT FS
= 32
×
I
REF
where I
REF
= V
REFIO
/R
SET
T he two current outputs will typically drive a resistive
load directly or via a transformer. If dc coupling is
required, IOUT A and IOUT B should be directly
connected to matching resistive loads, R
LOAD
, that are
tied to analog common, ACOM. Note, R
LOAD
may
represent the equivalent load resistance seen by
IOUT A or IOUT B as would be the case in a doubly
terminated 50
or 75
cable. T he single-ended voltage
output appearing at the IOUT A and IOUT B nodes is
V
OUT A
= I
OUT A
×
R
LOAD
V
OUT B
= I
OUT B
×
R
LOAD
(3)
(4)
(5)
(6)
OUT A
and V
OUT B
should not
exceed the specified output compliance range to
maintain specified distortion and linearity perfor-
mance.
V
DIFF
= (I
OUT A
– I
OUT B
)
×
R
LOAD
Substituting the values of I
OUT A
, I
OUT B
and I
REF
; V
DIFF
V
DIFF
= {(2 DAC CODE – 4095)/4096}
×
(32 R
LOAD
/R
SET
)
×
V
REFIO
T hese last two equations highlight some of the advan-
tages of operating the AD9753 differentially. First,
the differential operation will help cancel common-
(7)
(8)
ANALOG OUTPUTS
T he AD9753 produces two complementary current
outputs, I
OUT A
and I
OUT B
, which may be configured for
single-ended or differential operation. I
OUT A
and I
OUT B
can be converted into complementary single-ended
voltage outputs, V
OUT A
and V
OUT B
, via a load resistor,
R
LOAD
, as described in the DAC T RANSFER FUNC-
T ION section by Equations 5 through 8. T he differ-
ential voltage, V
DIFF
, existing between V
OUT A
and V
OUT B
can also be converted to a single-ended voltage via a
transformer or differential amplifier configuration. T he
Figure 9. AD9753 Timing Requirements, Interleaving
Data with PLL Disabled
data y
tS
tH
data x
DAT A IN
PORT 2
2
×
CLK
tLPW
tPD
data y
data x
IOUT A
OR
IOUT B
DAT A IN
PORT 1
DELAYED
1
×
CLK
tPD
tD
DAT A IN
PORT 1 or
PORT 2
tS
tH
×
1 CLOCK
tLPW
tPD
IOUT A
OR
IOUT B
DAT A OUT
PORT 1 or
PORT 2
X X
Figure 10. AD9753 Timing Requirements, Non-
Interleaved Data with PLL Disabled
AD9753
相關(guān)PDF資料
PDF描述
AD9754 14-Bit D/A Converter(100MSPS,14位D/A轉(zhuǎn)換器)
AD976 16-Bit, 100 kSPS/200 kSPS BiCMOS A/D Converters(100kSPS 16位A/D轉(zhuǎn)換器)
AD9772AST 14-Bit, 150 MSPS TxDAC⑩ with 2x Interpolation Filter
AD9772EB 14-Bit, 150 MSPS TxDAC⑩ with 2x Interpolation Filter
AD9772A 14-Bit, 160 MSPS TxDAC+ with 2x Interpolation Filter
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9753AST 制造商:Analog Devices 功能描述:DAC 1-CH Segment 12-bit 48-Pin LQFP 制造商:Rochester Electronics LLC 功能描述:12-BIT, 300 MSPS TXDAC+ D/A CONVERTER - Tape and Reel 制造商:Analog Devices 功能描述:IC 12-BIT DAC
AD9753ASTRL 制造商:Analog Devices 功能描述:DAC 1-CH Segment 12-bit 48-Pin LQFP T/R 制造商:Rochester Electronics LLC 功能描述:12-BIT, 300 MSPS TXDAC+ D/A CONVERTER - Tape and Reel
AD9753ASTZ 功能描述:IC DAC 12BIT 300MSPS 48-LQFP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:TxDAC+® 標(biāo)準(zhǔn)包裝:1 系列:- 設(shè)置時(shí)間:4.5µs 位數(shù):12 數(shù)據(jù)接口:串行,SPI? 轉(zhuǎn)換器數(shù)目:1 電壓電源:單電源 功率耗散(最大):- 工作溫度:-40°C ~ 125°C 安裝類型:表面貼裝 封裝/外殼:8-SOIC(0.154",3.90mm 寬) 供應(yīng)商設(shè)備封裝:8-SOICN 包裝:剪切帶 (CT) 輸出數(shù)目和類型:1 電壓,單極;1 電壓,雙極 采樣率(每秒):* 其它名稱:MCP4921T-E/SNCTMCP4921T-E/SNRCTMCP4921T-E/SNRCT-ND
AD9753ASTZRL 功能描述:IC DAC 12BIT 300MSPS 48LQFP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:TxDAC+® 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1,000 系列:- 設(shè)置時(shí)間:1µs 位數(shù):8 數(shù)據(jù)接口:串行 轉(zhuǎn)換器數(shù)目:8 電壓電源:雙 ± 功率耗散(最大):941mW 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:24-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:24-SOIC W 包裝:帶卷 (TR) 輸出數(shù)目和類型:8 電壓,單極 采樣率(每秒):*
AD9753-EB 功能描述:BOARD EVAL FOR AD9753 RoHS:否 類別:編程器,開發(fā)系統(tǒng) >> 評(píng)估板 - 數(shù)模轉(zhuǎn)換器 (DAC) 系列:TxDAC+® 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- DAC 的數(shù)量:4 位數(shù):12 采樣率(每秒):- 數(shù)據(jù)接口:串行,SPI? 設(shè)置時(shí)間:3µs DAC 型:電流/電壓 工作溫度:-40°C ~ 85°C 已供物品:板 已用 IC / 零件:MAX5581