• <dfn id="f35mv"><tbody id="f35mv"></tbody></dfn>
    <dfn id="f35mv"></dfn>
  • <form id="f35mv"><tr id="f35mv"></tr></form>
    <i id="f35mv"><label id="f35mv"><output id="f35mv"></output></label></i><dd id="f35mv"><tr id="f35mv"></tr></dd>
      <tt id="f35mv"><input id="f35mv"><legend id="f35mv"></legend></input></tt>
      <dd id="f35mv"></dd><rp id="f35mv"><tr id="f35mv"><div id="f35mv"></div></tr></rp><dl id="f35mv"><dl id="f35mv"></dl></dl>
      參數(shù)資料
      型號(hào): AD9715BCPZRL7
      廠商: Analog Devices Inc
      文件頁數(shù): 28/80頁
      文件大?。?/td> 0K
      描述: IC DAC DUAL 10BIT LO PWR 40LFCSP
      產(chǎn)品培訓(xùn)模塊: Data Converter Fundamentals
      DAC Architectures
      標(biāo)準(zhǔn)包裝: 750
      系列: TxDAC®
      位數(shù): 10
      數(shù)據(jù)接口: 串行
      轉(zhuǎn)換器數(shù)目: 2
      電壓電源: 模擬和數(shù)字
      功率耗散(最大): 86mW
      工作溫度: -40°C ~ 85°C
      安裝類型: 表面貼裝
      封裝/外殼: 40-VFQFN 裸露焊盤,CSP
      供應(yīng)商設(shè)備封裝: 40-LFCSP-VQ(6x6)
      包裝: 帶卷 (TR)
      輸出數(shù)目和類型: 4 電流,單極
      采樣率(每秒): 125M
      AD9714/AD9715/AD9716/AD9717
      Rev. A | Page 34 of 80
      MSB/LSB TRANSFERS
      The serial port of the AD9714/AD9715/AD9716/AD9717 can
      support both most significant bit (MSB) first or least significant
      bit (LSB) first data formats. This functionality is controlled by
      the LSBFIRST bit (Register 0x00, Bit 6). The default is MSB first
      (LSBFIRST = 0).
      When LSBFIRST = 0 (MSB first), the instruction and data bytes
      must be written from the most significant bit to the least significant
      bit. Multibyte data transfers in MSB first format start with an
      instruction byte that includes the register address of the most
      significant data byte. Subsequent data bytes should follow in
      order from a high address to a low address. In MSB first mode,
      the serial port internal byte address generator decrements for
      each data byte of the multibyte communications cycle.
      When LSBFIRST = 1 (LSB first), the instruction and data bytes
      must be written from the least significant bit to the most signifi-
      cant bit. Multibyte data transfers in LSB first format start with
      an instruction byte that includes the register address of the least
      significant data byte followed by multiple data bytes. The serial
      port internal byte address generator increments for each byte
      of the multibyte communication cycle.
      The serial port controller data address of the AD9714/AD9715/
      AD9716/AD9717 decrements from the data address written
      toward 0x00 for multibyte I/O operations if the MSB first mode
      is active. The serial port controller address increments from the
      data address written toward 0x1F for multibyte I/O operations
      if the LSB first mode is active.
      SERIAL PORT OPERATION
      The serial port configuration of the AD9714/AD9715/AD9716/
      AD9717 is controlled by Register 0x00. It is important to note
      that the configuration changes immediately upon writing to the
      last bit of the register. For multibyte transfers, writing to this
      register can occur during the middle of the communications
      cycle. Care must be taken to compensate for this new configu-
      ration for the remaining bytes of the current communications cycle.
      The same considerations apply to setting the software reset bit
      (Register 0x00, Bit 5). All registers are set to their default values
      except Register 0x00, which remains unchanged.
      Use of single-byte transfers or initiating a software reset is
      recommended when changing serial port configurations to
      prevent unexpected device behavior.
      R/W N1N0A4
      A3
      A2
      A1 A0 D7N D6N D5N
      D00
      D10
      D20
      D30
      INSTRUCTION CYCLE
      DATA TRANSFER CYCLE
      CS
      SCLK
      SDIO
      07
      26
      5-
      29
      1
      Figure 85. Serial Register Interface Timing, MSB First Write
      R/W N1
      N0A4A3
      A2
      A1
      A0
      D7
      D6N D5N
      D00
      D10
      D20
      D30
      INSTRUCTION CYCLE
      DATA TRANSFER CYCLE
      SCLK
      SDIO
      SDO
      07
      26
      5-
      2
      90
      CS
      Figure 86. Serial Register Interface Timing, MSB First Read
      A0
      A1 A2
      A3
      A4
      N0
      N1 R/W D00 D10 D20
      D7N
      D6N
      D5N
      D4N
      INSTRUCTION CYCLE
      DATA TRANSFER CYCLE
      SCLK
      SDIO
      0
      72
      65
      -289
      CS
      Figure 87. Serial Register Interface Timing, LSB First Write
      INSTRUCTION CYCLE
      DATA TRANSFER CYCLE
      SCLK
      SDIO
      SDO
      A0
      A1
      A2
      A3
      A4
      N0
      N1 R/W
      D10 D20
      D7N
      D6N
      D5N
      D4N
      D0
      07
      26
      5-
      2
      8
      CS
      Figure 88. Serial Register Interface Timing, LSB First Read
      PIN MODE
      The AD9714/AD9715/AD9716/AD9717 can also be operated
      without ever writing to the serial port. With the RESET/PINMD
      pin tied high, the SCLK pin becomes CLKMD to provide for
      clock mode control (see the Retimer section), the SDIO pin
      becomes FORMAT and selects the input data format, and the
      CS/PWRDN pin serves to power down the device.
      Operation is otherwise exactly as defined by the default register
      values in Table 13; therefore, external resistors at FSADJI and
      FSADJQ are needed to set the DAC currents, and both DACs
      are active. This is also a convenient quick checkout mode.
      DAC currents can be externally adjusted in pin mode by sourcing
      or sinking currents at the FSADJI/AUXI and FSADJQ/AUXQ
      pins as desired with the fixed resistors installed. An op amp
      output with appropriate series resistance is one of many possibili-
      ties. This has the same effect as changing the resistor value.
      Place at least 10 kΩ resistors in series right at the DAC to guard
      against accidental short circuits and noise modulation. The
      REFIO pin can be adjusted ±25% in a similar manner, if desired.
      相關(guān)PDF資料
      PDF描述
      AD9115BCPZRL7 IC DAC DUAL 10BIT LO PWR 40LFCSP
      VE-26F-MW-B1 CONVERTER MOD DC/DC 72V 100W
      AD9762ARURL7 IC DAC 12BIT 100KSPS 28-TSSOP
      AD9762ARRL IC DAC 12BIT 100KSPS 28-SOIC
      AD7545AKRZ-REEL7 IC DAC 12BIT W/BUFF MULT 20SOIC
      相關(guān)代理商/技術(shù)參數(shù)
      參數(shù)描述
      AD9715-DPG2-EBZ 功能描述:ADC 12BIT DUAL 40LFCSP RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評(píng)估板 - 數(shù)模轉(zhuǎn)換器 (DAC) 系列:TxDAC® 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- DAC 的數(shù)量:4 位數(shù):12 采樣率(每秒):- 數(shù)據(jù)接口:串行,SPI? 設(shè)置時(shí)間:3µs DAC 型:電流/電壓 工作溫度:-40°C ~ 85°C 已供物品:板 已用 IC / 零件:MAX5581
      AD9715-EBZ 制造商:Analog Devices 功能描述:DUAL 10 BIT LOW POWER CONVERTER - Boxed Product (Development Kits)
      AD9716 制造商:AD 制造商全稱:Analog Devices 功能描述:Dual, 8-/10-/12-/14-Bit Low Power Digital-to-Analog Converters
      AD9716BCPZ 功能描述:IC DAC DUAL 12BIT LO PWR 40LFCSP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:TxDAC® 標(biāo)準(zhǔn)包裝:1 系列:- 設(shè)置時(shí)間:4.5µs 位數(shù):12 數(shù)據(jù)接口:串行,SPI? 轉(zhuǎn)換器數(shù)目:1 電壓電源:單電源 功率耗散(最大):- 工作溫度:-40°C ~ 125°C 安裝類型:表面貼裝 封裝/外殼:8-SOIC(0.154",3.90mm 寬) 供應(yīng)商設(shè)備封裝:8-SOICN 包裝:剪切帶 (CT) 輸出數(shù)目和類型:1 電壓,單極;1 電壓,雙極 采樣率(每秒):* 其它名稱:MCP4921T-E/SNCTMCP4921T-E/SNRCTMCP4921T-E/SNRCT-ND
      AD9716BCPZRL7 功能描述:IC DAC DUAL 12BIT LO PWR 40LFCSP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:TxDAC® 標(biāo)準(zhǔn)包裝:47 系列:- 設(shè)置時(shí)間:2µs 位數(shù):14 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 電壓電源:單電源 功率耗散(最大):55µW 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:28-SSOP(0.209",5.30mm 寬) 供應(yīng)商設(shè)備封裝:28-SSOP 包裝:管件 輸出數(shù)目和類型:1 電流,單極;1 電流,雙極 采樣率(每秒):*