參數(shù)資料
型號(hào): AD9516-0/PCBZ
廠商: Analog Devices Inc
文件頁(yè)數(shù): 53/80頁(yè)
文件大小: 0K
描述: IC CLOCK GEN 2.8GHZ VCO 64-LFCSP
設(shè)計(jì)資源: AD9516-0 BOM
AD9516 Eval Brd Schematic
AD9516 Gerber Files
標(biāo)準(zhǔn)包裝: 1
Data Sheet
AD9516-0
Rev. C | Page 57 of 80
Reg.
Addr.
(Hex)
Parameter
Bit 7 (MSB)
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0 (LSB)
Default
Value
(Hex)
0x144
to
0x18F
Blank
LVPECL Channel Dividers
0x190
Divider 0
(PECL)
Divider 0 low cycles
Divider 0 high cycles
0x00
0x191
Divider 0
bypass
Divider 0
no sync
Divider 0
force high
Divider 0
start high
Divider 0 phase offset
0x80
0x192
Blank
Reserved
Divider 0
direct to
output
Divider 0
DCCOFF
0x00
0x193
Divider 1
(PECL)
Divider 1 low cycles
Divider 1 high cycles
0xBB
0x194
Divider 1
bypass
Divider 1
no sync
Divider 1
force high
Divider 1
start high
Divider 1 phase offset
0x00
0x195
Blank
Reserved
Divider 1
direct to
output
Divider 1
DCCOFF
0x00
0x196
Divider 2
(PECL)
Divider 2 low cycles
Divider 2 high cycles
0x00
0x197
Divider 2
bypass
Divider 2
no sync
Divider 2
force high
Divider 2
start high
Divider 2 phase offset
0x00
0x198
Blank
Reserved
Divider 2
direct to
output
Divider 2
DCCOFF
0x00
LVDS/CMOS Channel Dividers
0x199
Divider 3
(LVDS/CMOS)
Low Cycles Divider 3.1
High Cycles Divider 3.1
0x22
0x19A
Phase Offset Divider 3.2
Phase Offset Divider 3.1
0x00
0x19B
Low Cycles Divider 3.2
High Cycles Divider 3.2
0x11
0x19C
Reserved
Bypass
Divider 3.2
Bypass
Divider 3.1
Divider 3
no sync
Divider 3
force high
Start High
Divider 3.2
Start High
Divider 3.1
0x00
0x19D
Blank
Reserved
Divider 3
DCCOFF
0x00
0x19E
Divider 4
(LVDS/CMOS)
Low Cycles Divider 4.1
High Cycles Divider 4.1
0x22
0x19F
Phase Offset Divider 4.2
Phase Offset Divider 4.1
0x00
0x1A0
Low Cycles Divider 4.2
High Cycles Divider 4.2
0x11
0x1A1
Reserved
Bypass
Divider 4.2
Bypass
Divider 4.1
Divider 4
no sync
Divider 4
force high
Start High
Divider 4.2
Start High
Divider 4.1
0x00
0x1A2
Blank
Reserved
Divider 4
DCCOFF
0x00
0x1A3
Reserved
0x1A4
to
0x1DF
Blank
VCO Divider and CLK Input
0x1E0
VCO divider
Blank
Reserved
VCO Divider
0x02
0x1E1
Input CLKs
Reserved
Power-
down
clock input
section
Power-down
VCO clock
interface
Power-
down VCO
and CLK
Select
VCO or CLK
Bypass VCO
divider
0x00
0x1E2
to
0x22A
Blank
相關(guān)PDF資料
PDF描述
ESM15DSUS CONN EDGECARD 30POS DIP .156 SLD
MCP112T-240E/TT IC VOLT DET 2.32V LOW SOT-23B
HK1608R10K-T INDUCTOR HI FREQ 100NH 10% 0603
ECE-P2WA821HX CAP ALUM 820UF 450V 20% SNAP
EGM12DTMS CONN EDGECARD 24POS R/A .156 SLD
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9516-1 制造商:AD 制造商全稱:Analog Devices 功能描述:14-Output Clock Generator with Integrated 2.5 GHz VCO
AD9516-1/PCBZ 功能描述:BOARD EVALUATION FOR AD9516-1 RoHS:是 類別:編程器,開(kāi)發(fā)系統(tǒng) >> 評(píng)估演示板和套件 系列:- 標(biāo)準(zhǔn)包裝:1 系列:PSoC® 主要目的:電源管理,熱管理 嵌入式:- 已用 IC / 零件:- 主要屬性:- 次要屬性:- 已供物品:板,CD,電源
AD9516-1BCPZ 功能描述:IC CLOCK GEN 2.5GHZ VCO 64-LFCSP RoHS:是 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:2,000 系列:- 類型:PLL 頻率合成器 PLL:是 輸入:晶體 輸出:時(shí)鐘 電路數(shù):1 比率 - 輸入:輸出:1:1 差分 - 輸入:輸出:無(wú)/無(wú) 頻率 - 最大:1GHz 除法器/乘法器:是/無(wú) 電源電壓:4.5 V ~ 5.5 V 工作溫度:-20°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-LSSOP(0.175",4.40mm 寬) 供應(yīng)商設(shè)備封裝:16-SSOP 包裝:帶卷 (TR) 其它名稱:NJW1504V-TE1-NDNJW1504V-TE1TR
AD9516-1BCPZ-REEL7 功能描述:IC CLOCK GEN 2.5GHZ VCO 64-LFCSP RoHS:是 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:2,000 系列:- 類型:PLL 時(shí)鐘發(fā)生器 PLL:帶旁路 輸入:LVCMOS,LVPECL 輸出:LVCMOS 電路數(shù):1 比率 - 輸入:輸出:2:11 差分 - 輸入:輸出:是/無(wú) 頻率 - 最大:240MHz 除法器/乘法器:是/無(wú) 電源電壓:3.135 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:32-LQFP 供應(yīng)商設(shè)備封裝:32-TQFP(7x7) 包裝:帶卷 (TR)
AD9516-1XCPZ 制造商:Analog Devices 功能描述:14-CHANNEL CLOCK GENERATOR WITH INTEGRATED 2.8 GHZ VCO - Bulk