參數(shù)資料
型號(hào): AD9513/PCBZ
廠商: Analog Devices Inc
文件頁(yè)數(shù): 4/28頁(yè)
文件大?。?/td> 0K
描述: BOARD EVAL FOR AD9513
設(shè)計(jì)資源: AD9513/14/15 Eval Brd Schematics
AD9513/14/15 Gerber Files
AD9513 Eval Brd BOM
標(biāo)準(zhǔn)包裝: 1
主要目的: 計(jì)時(shí),時(shí)鐘分配
已用 IC / 零件: AD9513
已供物品:
相關(guān)產(chǎn)品: AD9513BCPZ-ND - IC CLOCK DIST 3OUT PLL 32LFCSP
AD9513BCPZ-REEL7-ND - IC CLOCK DIST 3OUT PLL 32LFCSP
AD9513
Rev. 0 | Page 12 of 28
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS
1
VS
2
CLK
3
CLKB
4
VS
5
SYNCB
6
VREF
7
S10
8
S9
18 OUT2B
19 OUT2
20 VS
21 VS
22 OUT1B
23 OUT1
24 VS
17 VS
9
S
8
10
S
7
11
S
6
13
S
4
15
S
2
14
S
3
16
S
1
12
S
5
26
V
S
27
O
U
T
0B
28
O
U
T
0
29
V
S
30
V
S
25
S
0
TOP VIEW
(Not to Scale)
AD9513
31
G
N
D
32
R
S
E
T
0
559
5-
0
05
Figure 5. 32-Lead LFCSP Pin Configuration
0
5595
-00
6
1
32
8
9
25
24
16
17
THE EXPOSED PADDLE
IS AN ELECTRICAL AND
THERMAL CONNECTION
EXPOSED PAD
(BOTTOM VIEW)
GND
Figure 6. Exposed Paddle
Note that the exposed paddle on this package is an electrical connection as well as a thermal enhancement. For the device to
function properly, the paddle must be soldered to a PCB land that functions as both a heat dissipation path as well as an electrical
ground.
Table 9. Pin Function Descriptions
Pin No.
Mnemonic
Description
1, 4 ,17 ,20, 21,
24, 26, 29, 30
VS
Power Supply (3.3 V).
2
CLK
Clock Input.
3
CLKB
Complementary Clock Input.
5
SYNCB
Used to Synchronize Outputs.
6
VREF
Provides 2/3 VS for use as one of the four logic levels on S0 to S10.
7 to16, 25
S10 to S1, S0
Setup Select Pins. These are 4-state logic. The logic levels are VS, GND, 1/3 VS, and 2/3 VS. The
VREF pin provides 2/3 VS. Each pin is internally biased to 1/3 VS so that a pin requiring that logic
level should be left NC (no connection).
18
OUT2B
Complementary LVDS/Inverted CMOS Output.
19
OUT2
LVDS/CMOS Output.
22
OUT1B
Complementary LVDS/Inverted CMOS Output. OUT6 includes a delay block.
23
OUT1
LVDS/CMOS Output. OUT6 includes a delay block.
27
OUT0B
Complementary LVDS/Inverted CMOS Output. OUT5 includes a delay block.
28
OUT0
LVDS/CMOS Output. OUT5 includes a delay block.
31
GND
Ground. The exposed paddle on the back of the chip is also GND.
32
RSET
Current Set Resistor to Ground. Nominal value = 4.12 kΩ.
相關(guān)PDF資料
PDF描述
AD9516-1/PCBZ BOARD EVALUATION FOR AD9516-1
MAX876AESA+T IC VREF SERIES PREC 10V 8-SOIC
35PX22MEFC5X11 CAP ALUM 22UF 35V 20% RADIAL
GCC07DRYS-S734 CONN EDGECARD 14POS DIP .100 SLD
MAX6177BASA+ IC VREF SERIES PREC 3.3V 8-SOIC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9514 制造商:AD 制造商全稱:Analog Devices 功能描述:1.6 GHz Clock Distribution IC, Dividers, Delay Adjust, Three Outputs
AD9514/PCB 制造商:Analog Devices 功能描述:CLOCK DISTRIBUTION - Bulk
AD9514/PCBZ 功能描述:BOARD EVAL CLOCK 3CH AD9514 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評(píng)估演示板和套件 系列:- 標(biāo)準(zhǔn)包裝:1 系列:- 主要目的:電信,線路接口單元(LIU) 嵌入式:- 已用 IC / 零件:IDT82V2081 主要屬性:T1/J1/E1 LIU 次要屬性:- 已供物品:板,電源,線纜,CD 其它名稱:82EBV2081
AD9514BCPZ 功能描述:IC CLOCK DIST 3OUT PLL 32LFCSP RoHS:是 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:2,000 系列:- 類型:PLL 頻率合成器 PLL:是 輸入:晶體 輸出:時(shí)鐘 電路數(shù):1 比率 - 輸入:輸出:1:1 差分 - 輸入:輸出:無/無 頻率 - 最大:1GHz 除法器/乘法器:是/無 電源電壓:4.5 V ~ 5.5 V 工作溫度:-20°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-LSSOP(0.175",4.40mm 寬) 供應(yīng)商設(shè)備封裝:16-SSOP 包裝:帶卷 (TR) 其它名稱:NJW1504V-TE1-NDNJW1504V-TE1TR
AD9514BCPZ-REEL7 功能描述:IC CLOCK DIST 3OUT PLL 32LFCSP RoHS:是 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:Precision Edge® 類型:時(shí)鐘/頻率合成器 PLL:無 輸入:CML,PECL 輸出:CML 電路數(shù):1 比率 - 輸入:輸出:2:1 差分 - 輸入:輸出:是/是 頻率 - 最大:10.7GHz 除法器/乘法器:無/無 電源電壓:2.375 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-VFQFN 裸露焊盤,16-MLF? 供應(yīng)商設(shè)備封裝:16-MLF?(3x3) 包裝:帶卷 (TR) 其它名稱:SY58052UMGTRSY58052UMGTR-ND