參數(shù)資料
型號(hào): AD9286-500EBZ
廠商: Analog Devices Inc
文件頁(yè)數(shù): 25/28頁(yè)
文件大?。?/td> 0K
描述: BOARD EVAL FOR AD9286-500
標(biāo)準(zhǔn)包裝: 1
ADC 的數(shù)量: 2
位數(shù): 8
采樣率(每秒): 500M
數(shù)據(jù)接口: 串行,SPI?
輸入范圍: 1.2 Vpp
工作溫度: -40°C ~ 85°C
已用 IC / 零件: AD9286
已供物品:
AD9286
Data Sheet
Rev. B | Page 6 of 28
SWITCHING SPECIFICATIONS
AVDD = 1.8 V, DRVDD = 1.8 V, maximum sample rate, 1.0 dBFS differential input, 1.0 V internal reference, unless otherwise noted.
Table 4.
Parameter
Temperature
Min
Typ
Max
Unit
CLOCK INPUT PARAMETERS
Input Clock Rate
Full
60
500
MHz
CLK Period (tCLK)
Full
2
ns
CLK Pulse Width High (tCH)
Full
1
ns
DATA OUTPUT PARAMETERS
Data Propagation Delay (tPD)
3.7
ns
DCO Propagation Delay (tDCO)
Full
3.7
ns
DCO to Data Skew (tSKEW)
Full
280
60
100
ps
Pipeline Delay (Latency)
Full
11
Cycles
Aperture Delay (tA)
Full
1.0
ns
Aperture Uncertainty (Jitter, tJ)
Full
0.1
ps rms
Wake-Up Time1
Full
500
μs
OUT-OF-RANGE RECOVERY TIME
Full
4
Cycles
1 Wake-up time is dependent on the value of the decoupling capacitors.
SPI TIMING SPECIFICATIONS
Table 5.
Parameter
Description
Min
Typ
Max
Unit
SPI TIMING REQUIREMENTS
tDS
Setup time between the data and the rising edge of SCLK
2
ns
tDH
Hold time between the data and the rising edge of SCLK
2
ns
tCLK
Period of the SCLK
40
ns
tS
Setup time between CSB and SCLK
2
ns
tH
Hold time between CSB and SCLK
2
ns
tHIGH
SCLK pulse width high
10
ns
tLOW
SCLK pulse width low
10
ns
tEN_SDIO
Time required for the SDIO pin to switch from an input
to an output relative to the SCLK falling edge
10
ns
tDIS_SDIO
Time required for the SDIO pin to switch from an output
to an input relative to the SCLK rising edge
10
ns
Timing Diagrams
09
338-
002
N – 1
N – 2
N + 1
M – 11 N – 11 M – 10 N – 10 M – 9
N – 9
M – 8
M – 7
N – 8
N + 2
N + 4
N + 3
N
tCH
tCLK
M + 5
M + 4
M + 3
M + 1
M + 2
tA
M
M – 1
VIN1+, VIN1–
VIN2+, VIN2–
CLK+
CLK–
DCO+, DCO–
DATA
tA
tDCO
tSKEW
tPD
Figure 2. Output Timing Diagram, Sample Mode = Interleaved (Default)
相關(guān)PDF資料
PDF描述
AD9284-250EBZ BOARD EVAL FOR AD9284
UCS2W680MNY9 CAP ALUM 68UF 450V 20% RADIAL
MAX11613EVSYS+ EVALUATION SYSTEM FOR MAX11613
MAX11046EVKIT+ KIT EVALUATION FOR MAX11046
AD9653-125EBZ BOARD EVAL FOR AD9653
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9286BCPZ-500 功能描述:IC ADC 8BIT SPI/SRL 500M 48LFSCP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 其它有關(guān)文件:TSA1204 View All Specifications 標(biāo)準(zhǔn)包裝:1 系列:- 位數(shù):12 采樣率(每秒):20M 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:2 功率耗散(最大):155mW 電壓電源:模擬和數(shù)字 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:48-TQFP 供應(yīng)商設(shè)備封裝:48-TQFP(7x7) 包裝:Digi-Reel® 輸入數(shù)目和類型:4 個(gè)單端,單極;2 個(gè)差分,單極 產(chǎn)品目錄頁(yè)面:1156 (CN2011-ZH PDF) 其它名稱:497-5435-6
AD9286BCPZRL7-500 功能描述:IC ADC 8BIT SPI/SRL 500M 48LFCSP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1 系列:- 位數(shù):14 采樣率(每秒):83k 數(shù)據(jù)接口:串行,并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):95mW 電壓電源:雙 ± 工作溫度:0°C ~ 70°C 安裝類型:通孔 封裝/外殼:28-DIP(0.600",15.24mm) 供應(yīng)商設(shè)備封裝:28-PDIP 包裝:管件 輸入數(shù)目和類型:1 個(gè)單端,雙極
AD9287 制造商:AD 制造商全稱:Analog Devices 功能描述:Quad, 8-Bit, 100 MSPS Serial LVDS 1.8 V A/D Converter
AD9287-100EB 制造商:Analog Devices 功能描述:
AD9287-100EB1 制造商:AD 制造商全稱:Analog Devices 功能描述:High Speed ADC USB FIFO Evaluation Kit