參數(shù)資料
型號(hào): AD8331-EVALZ
廠商: Analog Devices Inc
文件頁數(shù): 18/56頁
文件大?。?/td> 0K
描述: BOARD EVAL FOR AD8331
設(shè)計(jì)資源: Interfacing the High Frequency AD8331 to AD9215 (CN0096)
標(biāo)準(zhǔn)包裝: 1
系列: X-AMP®
每 IC 通道數(shù): 1 - 單
放大器類型: 可變增益
輸出類型: 差分
轉(zhuǎn)換速率: 650 V/µs
-3db帶寬: 120MHz
電流 - 輸出 / 通道: 165mA
工作溫度: -40°C ~ 85°C
電流供應(yīng)(主 IC): 25mA
電壓 - 電源,單路/雙路(±): 4.5 V ~ 5.5 V
板類型: 完全填充
已供物品:
已用 IC / 零件: AD8331
產(chǎn)品目錄頁面: 775 (CN2011-ZH PDF)
相關(guān)產(chǎn)品: AD8331ARQZ-R7-ND - IC AMP VAR GAIN 1CHAN 20QSOP
AD8331ARQZ-ND - IC VGA SINGLE W/PREAMP 20-QSOP
AD8331ARQ-REEL7-ND - IC VGA SINGLE W/PREAMP 20-SSOP
AD8331ARQ-REEL-ND - IC VGA SINGLE W/PREAMP 20-SSOP
AD8331ARQ-ND - IC VGA SINGLE W/PREAMP 20-QSOP
AD8331/AD8332/AD8334
Rev. G | Page 25 of 56
The linear-in-dB, gain control interface is trimmed for slope and
absolute accuracy. The gain range is +48 dB, extending from
4.5 dB to +43.5 dB in LO gain and +7.5 dB to +55.5 dB in HI
gain mode. The slope of the gain control interface is 50 dB/V,
and the gain control range is 40 mV to 1 V. Equation 1 and
Equation 2 are the expressions for gain.
GAIN (dB) = 50 (dB/V) × VGAIN 6.5 dB, (HILO = LO)
(1)
or
GAIN (dB) = 50 (dB/V) × VGAIN + 5.5 dB, (HILO = HI)
(2)
The ideal gain characteristics are shown in Figure 73.
60
50
40
30
20
10
0
–10
0
0.2
0.4
0.6
0.8
1.0
1.1
GA
IN
(
d
B
)
VGAIN (V)
03
19
9-
0
73
HILO = HI
HILO = LO
ASCENDING GAIN MODE
DESCENDING GAIN MODE
(WHERE AVAILABLE)
Figure 73. Ideal Gain Control Characteristics
The gain slope is negative with MODE pulled high (where
available), as follows:
GAIN (dB) = 50 (dB/V) × VGAIN + 45.5 dB, (HILO = LO)
(3)
or
GAIN (dB) = 50 (dB/V) × VGAIN + 57.5 dB, (HILO = HI)
(4)
The LNA converts a single-ended input to a differential output
with a voltage gain of 19 dB. If only one output is used, the gain
is 13 dB. The inverting output is used for active input impedance
termination. Each of the LNA outputs is capacitively coupled to
a VGA input. The VGA consists of an attenuator with a range of
48 dB followed by an amplifier with 21 dB of gain for a net gain
range of 27 dB to +21 dB. The X-AMP, gain interpolation
technique results in low gain error and uniform bandwidth, and
differential signal paths minimize distortion.
The final stage is a logic programmable amplifier with gains of
3.5 dB or 15.5 dB. The LO and HI gain modes are optimized for
12-bit and 10-bit ADC applications, in terms of output-referred
noise and absolute gain range. Output voltage limiting can be
programmed by the user.
LOW NOISE AMPLIFIER (LNA)
Good noise performance in the AD8331/AD8332/AD8334
relies on a proprietary ultralow noise preamplifier at the beginning
of the signal chain, which minimizes the noise contribution in the
following VGA. Active impedance control optimizes noise per-
formance for applications that benefit from input matching.
A simplified schematic of the LNA is shown in Figure 74. INH
is capacitively coupled to the source. A bias generator establishes dc
input bias voltages of 3.25 V and centers the output common-
mode levels at 2.5 V. A capacitor CLMD (can be the same value as
the input coupling capacitor CINH) is connected from the LMD
pin to ground to decouple the LMD bus. The LMD pin is not
useable for configuring the LNA as a differential input amplifier.
03
199
-07
4
RS
CINH
CSH
I0
Q1
Q2
VPOS
VCM
BIAS
LOP
INH
3.25V
–a
LON
TO
VGA
2.5V
CLMD
LMD
CIZ
RIZ
60
40
80
Figure 74. Simplified LNA Schematic
The LNA supports differential output voltages as high as 5 V p-p,
with positive and negative excursions of ±1.25 V, about a
common-mode voltage of 2.5 V. Because the differential gain
magnitude is 9, the maximum input signal before saturation is
±275 mV or +550 mV p-p. Overload protection ensures quick
recovery time from large input voltages. Because the inputs are
capacitively coupled to a bias voltage near midsupply, very large
inputs can be handled without interacting with the ESD protection.
Low value feedback resistors and the current-driving capability
of the output stage allow the LNA to achieve a low input-referred
voltage noise of 0.74 nV/√Hz. This is achieved with a current
consumption of only 11 mA per channel (55 mW). On-chip
resistor matching results in precise single-ended gains of 4.5×
(9× differential), critical for accurate impedance control. The use
of a fully differential topology and negative feedback minimizes
distortion. Low HD2 is particularly important in second harmonic
ultrasound imaging applications. Differential signaling enables
smaller swings at each output, further reducing third-order
distortion.
相關(guān)PDF資料
PDF描述
AD8337-EVALZ BOARD EVALUATION FOR AD8337
EEV-HA1E331UP CAP ALUM 330UF 25V 20% SMD
101A062-100-0 BOOT MOLDED
PM3308-680M-RC INDUCTOR POWER 68UH 0.7A SMD
ISL21010CFH330Z-TK IC VREF SERIES PREC 3V SOT-23-3
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD8331-EVALZ 制造商:Analog Devices 功能描述:AD8331, VARIABLE GAIN AMPLIFIER, EVALUAT
AD8332 制造商:AD 制造商全稱:Analog Devices 功能描述:Ultralow Noise VGAs with Preamplifier and Programmable RIN
AD8332ACP-R2 功能描述:IC VGA DUAL W/PREAMP LN 32-LFCSP RoHS:否 類別:集成電路 (IC) >> 線性 - 放大器 - 專用 系列:X-AMP® 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:60 系列:- 類型:可變增益放大器 應(yīng)用:CATV 安裝類型:表面貼裝 封裝/外殼:20-WQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:20-TQFN-EP(5x5) 包裝:托盤
AD8332ACP-REEL 制造商:Analog Devices 功能描述:SP Amp Variable Gain Amp Dual 5.5V 32-Pin LFCSP EP T/R 制造商:Rochester Electronics LLC 功能描述:
AD8332ACP-REEL7 制造商:Analog Devices 功能描述:SP Amp Variable Gain Amp Dual 5.5V 32-Pin LFCSP EP T/R 制造商:Rochester Electronics LLC 功能描述: