參數(shù)資料
型號: AD8123ACPZ-RL
廠商: Analog Devices Inc
文件頁數(shù): 6/16頁
文件大?。?/td> 0K
描述: IC RCVR TRPL DIFF EQUAL 40LFCSP
標(biāo)準(zhǔn)包裝: 2,500
類型: 接收器
驅(qū)動器/接收器數(shù): 0/3
電源電壓: 4.5 V ~ 5.5 V
安裝類型: 表面貼裝
封裝/外殼: 40-VFQFN 裸露焊盤,CSP
供應(yīng)商設(shè)備封裝: 40-LFCSP-VQ(6x6)
包裝: 帶卷 (TR)
AD8123
Rev. A | Page 14 of 16
POWER SUPPLY FILTERING
External power supply filtering between the system power
supplies and the AD8123 is required in most applications to
prevent supply noise from contaminating the received signal as
well as to prevent unwanted feedback through the supplies that
could cause instability. Figure 29 shows that the AD8123 power
supply rejection decreases with increasing frequency. These
plots are for the lowest control settings and shift upward as the
peaking is increased.
–60
–50
–40
–30
–20
–10
0
10
+PSRR
–PSRR
100k
1M
10M
100M
0
681
4-
0
17
FREQUENCY (Hz)
P
S
RR
(
d
B)
VGAIN = 0V
VPEAK = 0V
VPOLE = 0V
Figure 29. AD8123 PSRR vs. Frequency
A suitable filter that uses a surface-mount ferrite bead is shown
in Figure 30, and its frequency response is shown in Figure 31.
Because the frequency response was taken using a 50 Ω network
analyzer and with only one 0.1 μF capacitor on the AD8123
side, the actual amount of rejection provided by the filter in a
real-world application will be different from that shown in
Figure 31. The general shape of the rejection curve, however,
matches Figure 31, providing substantially increased overall
PSRR from approximately 5 MHz to 500 MHz, where it is most
needed. One filter is required on each of the two supplies (not one
filter per supply pin).
FAIR-RITE
2743021447
*ALL AD8123 SUPPLY PINS ARE INDIVIDUALLY
DECOUPLED WITH A 0.1F CAPACITOR.
06
81
4-
03
1
0.1F
4700pF
SYSTEM
SUPPLY
TO AD8123*
Figure 30. Power Supply Filter
–120
–100
–80
–60
–40
–20
0
10k
100k
1M
10M
100M
068
14
-018
FREQUENCY (Hz)
O
U
TPU
T
R
E
S
P
ON
SE
(dB
)
Figure 31. Power Supply Filter Frequency Response in a 50 Ω System
LAYOUT AND POWER SUPPLY DECOUPLING
CONSIDERATIONS
Standard high speed PCB layout practices should be adhered
to when designing with the AD8123. A solid ground plane is
required and controlled impedance traces should be used when
interconnecting the high speed signals. Source termination
resistors on all of the outputs must be placed as close as possible
to the output pins.
The exposed paddle on the underside of the AD8123 must be
connected to a pad that connects to at least one PCB plane.
Several thermal vias should be used to make the connection
between the pad and the plane(s).
High quality 0.1 μF power supply decoupling capacitors should
be placed as close as possible to all of the supply pins. Small
surface-mount ceramic capacitors should be used for these, and
tantalum capacitors are recommended for bulk supply decoupling.
相關(guān)PDF資料
PDF描述
MS27467T17B35SC CONN PLUG 55POS STRAIGHT W/SCKT
MS27467T17B35SB CONN PLUG 55POS STRAIGHT W/SCKT
IDT72V3650L15PF8 IC FIFO SS 2048X36 15NS 128-TQFP
MS27467E17B35SB CONN PLUG 55POS STRAIGHT W/SCKT
LTC1350IG#PBF IC TXRX 3.3V EIA/TIA-562 28-SSOP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD8123ACPZ-RL1 制造商:AD 制造商全稱:Analog Devices 功能描述:Triple Differential Receiver with Adjustable Line Equalization
AD8123ACPZ-TR 制造商:Analog Devices 功能描述:TRIPLE EQUALIZER - Tape and Reel
AD8124 制造商:AD 制造商全稱:Analog Devices 功能描述:Triple Differential Receiver with 200 Meter Adjustable Cable Equalization
AD8124ACPZ 功能描述:IC HS RCVR EQUALIZER 40VFQFN RoHS:是 類別:集成電路 (IC) >> 接口 - 驅(qū)動器,接收器,收發(fā)器 系列:- 標(biāo)準(zhǔn)包裝:250 系列:- 類型:收發(fā)器 驅(qū)動器/接收器數(shù):2/2 規(guī)程:RS232 電源電壓:3 V ~ 5.5 V 安裝類型:表面貼裝 封裝/外殼:16-TSSOP(0.173",4.40mm 寬) 供應(yīng)商設(shè)備封裝:16-TSSOP 包裝:帶卷 (TR)
AD8124ACPZ-R7 功能描述:IC RCVR TRPL DIFF EQUAL 40LFCSP RoHS:是 類別:集成電路 (IC) >> 接口 - 驅(qū)動器,接收器,收發(fā)器 系列:- 標(biāo)準(zhǔn)包裝:250 系列:- 類型:收發(fā)器 驅(qū)動器/接收器數(shù):2/2 規(guī)程:RS232 電源電壓:3 V ~ 5.5 V 安裝類型:表面貼裝 封裝/外殼:16-TSSOP(0.173",4.40mm 寬) 供應(yīng)商設(shè)備封裝:16-TSSOP 包裝:帶卷 (TR)