參數(shù)資料
型號: AD7824BQ
廠商: Analog Devices Inc
文件頁數(shù): 16/16頁
文件大小: 0K
描述: IC ADC 8BIT LC2MOS 4CH HS 24CDIP
標準包裝: 15
位數(shù): 8
采樣率(每秒): 100k
數(shù)據(jù)接口: 并聯(lián)
轉(zhuǎn)換器數(shù)目: 3
功率耗散(最大): 100mW
電壓電源: 單電源
工作溫度: -40°C ~ 85°C
安裝類型: 通孔
封裝/外殼: 24-CDIP(0.300",7.62mm)
供應商設備封裝: 24-CDIP
包裝: 管件
輸入數(shù)目和類型: 8 個單端,單極
AD7824/AD7828
REV. F
–9–
MODE 0
Figure 14 shows the timing diagram for Mode 0 operation. This
mode can only be used for microprocessors that have a WAIT
state facility, whereby a READ instruction cycle can be extended
to accommodate slow memory devices. A READ operation brings
CS and RD low, which starts a conversion. The analog multiplexer
address inputs must remain valid while
CS and RD are low. The
data bus (DB7–DB0) remains in the three-state condition until
conversion is complete. There are two converter status outputs on
the AD7824/AD7828, interrupt (
INT) and ready (RDY), which
can be used to drive the microprocessor READY/WAIT input.
The RDY is an open-drain output (no internal pull-up device) that
goes low on the falling edge of
CS and goes high impedance at the
end of conversion when the 8-bit conversion result appears on the
data outputs. If the RDY status is not required, the external
pull-up resistor can be omitted and the RDY output tied to GND.
The
INT goes low when conversion is complete and returns high
on the rising edge of
CS or RD.
MODE 1
Mode 1 operation is designed for applications where the micropro-
cessor is not forced into a WAIT state. A READ operation takes
CS and RD low, which triggers a conversion (see Figure 15). The
multiplexer address inputs are latched on the rising edge of
RD.
Data from the previous conversion is read from the three-state
data outputs (DB7–DB0). This data may be disregarded if not
required. Note that the RDY output (open drain output) does
not provide any status information in this mode and must be
connected to GND. At the end of conversion,
INT goes low. A
second READ operation is required to access the new conversion
result. This READ operation latches a new address into the multi-
plexer inputs and starts another conversion.
INT returns high at the
end of the second READ operation, when
CS or RD returns high.
A delay of 2.5
s must be allowed between READ operations.
CS
RD
ANALOG
CHANNEL
ADDRESS
RDY
INT
DATA
tCSS
tAS
tRDY
tCRD
tACC2
tDH
tINTH
tAH
tAS
tP
tCSS
tCSH
ADDRESS
VALID
ADDRESS
VALID
DATA
VALID
HIGH IMPEDANCE
Figure 14. Mode 0 Timing Diagram
CS
RD
ANALOG
CHANNEL
ADDRESS
INT
DATA
tCSS
tAS
ADDRESS
VALID
OLD
VALID
ADDRESS
VALID
NEW
VALID
tCSH
tAH
tRD
tCRD
tINTH
tACC1
tDH
tACC1
tDH
tINTH
tAH
tAS
tP
tCSS
tRD
tCSH
Figure 15. Mode 1 Timing Diagram
相關PDF資料
PDF描述
UP050B121K-KEC CAP CER 120PF 50V 10% AXIAL
AD7710ANZ IC ADC SIGNAL CONDITIONING 24DIP
MS3101A16S-4S CONN RCPT 2POS FREE HNG W/SCKT
AD9228ABCPZ-40 IC ADC 12BIT SPI/SRL 40M 48LFCSP
ICL3238EIAZ IC TXRX RS232 3-5.5V 28SSOP
相關代理商/技術參數(shù)
參數(shù)描述
AD7824BQ/+ 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Single-Ended Data Acquisition System
AD7824CQ 功能描述:IC ADC 8BIT LC2MOS 4CH HS 24CDIP RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標準包裝:1 系列:- 位數(shù):14 采樣率(每秒):83k 數(shù)據(jù)接口:串行,并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):95mW 電壓電源:雙 ± 工作溫度:0°C ~ 70°C 安裝類型:通孔 封裝/外殼:28-DIP(0.600",15.24mm) 供應商設備封裝:28-PDIP 包裝:管件 輸入數(shù)目和類型:1 個單端,雙極
AD7824CQ/+ 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Single-Ended Data Acquisition System
AD7824KCWG 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Single-Ended Data Acquisition System
AD7824KN 功能描述:IC ADC 8BIT LC2MOS 4CH HS 24DIP RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標準包裝:1 系列:- 位數(shù):14 采樣率(每秒):83k 數(shù)據(jù)接口:串行,并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):95mW 電壓電源:雙 ± 工作溫度:0°C ~ 70°C 安裝類型:通孔 封裝/外殼:28-DIP(0.600",15.24mm) 供應商設備封裝:28-PDIP 包裝:管件 輸入數(shù)目和類型:1 個單端,雙極