參數(shù)資料
型號: AD725ARZ-R7
廠商: Analog Devices Inc
文件頁數(shù): 9/20頁
文件大?。?/td> 0K
描述: IC ENCODER RGB TO NTSC 16-SOIC
標(biāo)準(zhǔn)包裝: 400
類型: 視頻編碼器
應(yīng)用: RGB 至 NTSC/PAL
電壓 - 電源,數(shù)字: 4.75 V ~ 5.25 V
安裝類型: 表面貼裝
封裝/外殼: 16-SOIC(0.295",7.50mm 寬)
供應(yīng)商設(shè)備封裝: 16-SOIC W
包裝: 帶卷 (TR)
AD725
REV. 0
–17–
6
3
–24
0.1
10.0
1.0
0
–3
–6
–9
–12
–15
–18
–21
FREQUENCY – MHz
GAIN
dB
LUMA PIN
COMP PIN
Figure 25. Luminance Frequency Response with NTSC Trap
SYNCHRONIZING SIGNALS
The AD725 requires explicit horizontal and vertical synchroniz-
ing signals for proper operation. This information cannot and
should not be incorporated in any of the RGB signals. However,
the synchronizing information can be provided as either separate
horizontal (HSYNC) and vertical (VSYNC) signals or as a
single composite sync (CSYNC) signal.
Internally the AD725 requires a composite sync logic signal that
is mostly high and goes low during horizontal sync time. The
vertical interval will have an inverted duty cycle from this. This
signal should occur at the output of an on-chip XNOR gate on
the AD725 whose two inputs are HSYNC (Pin 16) and VSYNC
(Pin 15). There are several options for meeting these conditions.
The first is to have separate signals for HSYNC and VSYNC.
Each should be mostly low and then high going during their
respective time of assertion. This is the convention used by
RGB monitors for most PCs. The proper composite sync signal
will be produced by the on-chip XNOR gate when using these
inputs.
If a composite sync signal is already available, it can be input
into HSYNC (Pin 16), while VSYNC (Pin 15) can be used to
change the polarity. (In actuality, HSYNC and VSYNC are
interchangeable since they are symmetric inputs to a two-input
gate).
If the composite sync input is mostly high and then low going
for active HSYNC time (and inverted duty cycle during VSYNC),
then it is already of the proper polarity. Pulling VSYNC high,
while inputting the composite sync signal to HSYNC will pass
this signal though the XNOR gate without inversion.
On the other hand, if the composite sync signal is the opposite
polarity as described above, pulling VSYNC low will cause the
XNOR gate to invert the signal. This will make it the proper
polarity for use inside the AD725. These logic conditions are
illustrated in Figure 26.
HSYNC
VSYNC
CSYNC
Figure 26. Sync Logic Levels (Equalization and Serration Pulses Not Shown)
相關(guān)PDF資料
PDF描述
AD7294BCPZRL IC ADC 12BIT I2C/SRL 1M 56LFCSP
AD7306AN IC TXRX RS-232 RS-422 24-DIP
AD7339BSZ-REEL IC ADC/QUAD DAC 5V W/REF 52-MQFP
AD7376ARUZ100 IC POT DIGITAL 128POS 14-TSSOP
AD7391SRZ IC DAC 10BIT SERIAL 3V 8SOIC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD725ARZ-RL 功能描述:IC ENCODER RGB TO NTSC 16-SOIC RoHS:是 類別:集成電路 (IC) >> 接口 - 編碼器,解碼器,轉(zhuǎn)換器 系列:- 產(chǎn)品變化通告:Development Systems Discontinuation 26/Apr/2011 標(biāo)準(zhǔn)包裝:1 系列:- 類型:編碼器 應(yīng)用:DVB-S.2 系統(tǒng) 電壓 - 電源,模擬:- 電壓 - 電源,數(shù)字:- 安裝類型:- 封裝/外殼:模塊 供應(yīng)商設(shè)備封裝:模塊 包裝:散裝 其它名稱:Q4645799
AD725ATQ 制造商:Analog Devices 功能描述:
AD725EB 制造商:Analog Devices 功能描述:
AD725-EB 制造商:Analog Devices 功能描述:LOW COST RGB TO NTSC/PAL ENCODER W/ LUMA TRAP PORT - Bulk
AD725-EBZ 制造商:Analog Devices 功能描述:EVALUATION BOARDS - Bulk