All input signals are specified with tr = tf = 1 ns (10% to 90% of V
參數(shù)資料
型號(hào): AD5405YCPZ-REEL7
廠商: Analog Devices Inc
文件頁(yè)數(shù): 22/25頁(yè)
文件大?。?/td> 0K
描述: IC DAC DUAL 12BIT MULT 40LFCSP
產(chǎn)品培訓(xùn)模塊: Data Converter Fundamentals
DAC Architectures
標(biāo)準(zhǔn)包裝: 750
設(shè)置時(shí)間: 80ns
位數(shù): 12
數(shù)據(jù)接口: 并聯(lián)
轉(zhuǎn)換器數(shù)目: 2
電壓電源: 單電源
功率耗散(最大): 50µW
工作溫度: -40°C ~ 125°C
安裝類型: 表面貼裝
封裝/外殼: 40-VFQFN 裸露焊盤,CSP
供應(yīng)商設(shè)備封裝: 40-LFCSP-VQ(6x6)
包裝: 帶卷 (TR)
輸出數(shù)目和類型: 4 電流,單極;4 電流,雙極
采樣率(每秒): 21.3M
配用: EVAL-AD5405EB-ND - BOARD EVAL FOR AD5405
AD5405
Rev. B | Page 5 of 24
TIMING CHARACTERISTICS
All input signals are specified with tr = tf = 1 ns (10% to 90% of VDD) and timed from a voltage level of (VIL + VIH)/2. VDD = 2.5 V to 5.5 V,
VREF = 10 V, IOUT2 = 0 V, temperature range for Y version: 40°C to +125°C. All specifications TMIN to TMAX, unless otherwise noted.
Table 2.
Limit at TMIN, TMAX
Unit
Conditions/Comments
Write Mode
t1
0
ns min
R/W-to-CS setup time
t2
0
ns min
R/W-to-CS hold time
t3
10
ns min
CS low time
t4
10
ns min
Address setup time
t5
0
ns min
Address hold time
t6
6
ns min
Data setup time
t7
0
ns min
Data hold time
t8
5
ns min
R/W high to CS low
t9
7
ns min
CS min high time
t14
10
ns typ
CS rising-to-LDAC falling time
t15
12
ns typ
LDAC pulse width
t16
10
ns typ
CS rising-to-LDAC rising time
t17
10
ns typ
LDAC falling-to-CS rising time
Data Readback Mode
t10
0
ns typ
Address setup time
t11
0
ns typ
Address hold time
t12
5
ns typ
Data access time
35
ns max
t13
5
ns typ
Bus relinquish time
10
ns max
Update Rate
21.3
MSPS
Consists of CS min high time, CS low time, and output voltage settling time
1 Guaranteed by design and characterization, not subject to production test.
0
4463
-0
02
t7
DATA VALID
t6
t2
CS
R/W
DATA
t1
t
2
t13
t12
t3
t
8
t9
DACA/DACB
t4
t5
t11
t10
LDAC2
LDAC1
1ASYNCHRONOUS LDAC UPDATE MODE.
2SYNCHRONOUS LDAC UPDATE MODE.
t16
t14
t15
t17
DATA VALID
Figure 2. Timing Diagram
IOL
200
μA
IOH
200
μA
CL
50pF
TO
OUTPUT
PIN
VOH (MIN) + VOL (MAX)
2
04463-003
Figure 3. Load Circuit for Data Timing Specifications
相關(guān)PDF資料
PDF描述
AD5415YRU IC DAC DUAL 12BIT MULT 24-TSSOP
AD5421CREZ IC DAC 16BIT SPI/SRL 28TSSOP
AD5422ACPZ-REEL7 IC DAC 16BIT SRL 40LFCSP
AD5441BRMZ-REEL7 IC DAC 12BIT SERIAL IN 8MSOP
AD5445YRU IC DAC 12BIT PARALL IOUT 20TSSOP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD540J 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Analog IC
AD540JH 制造商:AD84/07 功能描述:Operational Amplifier, Single AMP, Bipolar/JFET, 8 Pin, Metal Can
AD540K 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Analog IC
AD540S 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Analog IC
AD5410 制造商:AD 制造商全稱:Analog Devices 功能描述:Low Power HART Modem