All input signals are specified with tR
參數(shù)資料
型號(hào): AD5066BRUZ
廠商: Analog Devices Inc
文件頁(yè)數(shù): 20/24頁(yè)
文件大?。?/td> 0K
描述: IC DAC 16BIT 2.7-5.5V 16TSSOP
標(biāo)準(zhǔn)包裝: 1
系列: nanoDAC™
設(shè)置時(shí)間: 15µs
位數(shù): 16
數(shù)據(jù)接口: DSP,MICROWIRE?,QSPI?,串行,SPI?
轉(zhuǎn)換器數(shù)目: 4
電壓電源: 單電源
工作溫度: -40°C ~ 125°C
安裝類(lèi)型: 表面貼裝
封裝/外殼: 16-TSSOP(0.173",4.40mm 寬)
供應(yīng)商設(shè)備封裝: 16-TSSOP
包裝: 管件
輸出數(shù)目和類(lèi)型: 4 電壓,雙極
采樣率(每秒): *
產(chǎn)品目錄頁(yè)面: 781 (CN2011-ZH PDF)
AD5066
Rev. A | Page 5 of 24
TIMING CHARACTERISTICS
All input signals are specified with tR = tF = 1 ns/V (10% to 90% of VDD) and timed from a voltage level of (VIL + VIH)/2, VDD = 2.7 V to
5.5 V, all specifications TMIN to TMAX, unless otherwise noted. See Figure 2.
Table 4.
Parameter1
Symbol
Min
Typ
Max
Unit
SCLK Cycle Time
t
1
20
ns
SCLK High Time
t
2
10
ns
SCLK Low Time
t
3
10
ns
SYNC to SCLK Falling Edge Set-Up Time
t
4
17
ns
Data Set-Up Time
t
5
ns
Data Hold Time
t
6
5
ns
SCLK Falling Edge to SYNC Rising Edge
t
7
5
30
ns
Minimum SYNC High Time
t
8
Single Channel Update
3
s
All Channel Update
8
s
SYNC Rising Edge to SCLK Fall Ignore
t
9
17
ns
LDAC Pulse Width Low
t
10
20
ns
SCLK Falling Edge to LDAC Rising Edge
t
11
20
ns
CLR Pulse Width Low
t
12
10
ns
SCLK Falling Edge to LDAC Falling Edge
t
13
10
ns
CLR Pulse Activation Time
t
14
10.6
s
1 Maximum SCLK frequency is 50 MHz. Guaranteed by design and characterization; not production tested.
t4
t3
SCLK
SYNC
DIN
t1
t2
t5
t6
t7
t8
DB31
t9
t10
t11
LDAC 1
LDAC 2
t13
1ASYNCHRO NO US LDAC UPDATE M O DE.
2SYNCHRO NO US LDAC UPDATE M O DE.
CLR
t12
t14
VOUT
DB0
06845-
003
Figure 2. Serial Write Operation
相關(guān)PDF資料
PDF描述
VI-21N-MW-F3 CONVERTER MOD DC/DC 18.5V 100W
VI-21N-MW-F2 CONVERTER MOD DC/DC 18.5V 100W
MS3456L32-7S CONN PLUG 35POS STRAIGHT W/SCKT
MS27656T11B13PLC CONN HSG RCPT 13POS WALL MT PINS
LTC1458CG#PBF IC D/A CONV 12BIT R-R QUAD28SSOP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD5066BRUZ-1 制造商:AD 制造商全稱(chēng):Analog Devices 功能描述:Fully Accurate 16-Bit UnBuffered VOUT DAC SPI Interface 2.7 V to 5.5 V in a TSSOP
AD5066BRUZ-1REEL7 制造商:AD 制造商全稱(chēng):Analog Devices 功能描述:Fully Accurate 16-Bit UnBuffered VOUT DAC SPI Interface 2.7 V to 5.5 V in a TSSOP
AD5066BRUZ-REEL7 功能描述:IC DAC 16BIT 2.7-5.5V QD 16TSSOP RoHS:是 類(lèi)別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:nanoDAC™ 產(chǎn)品培訓(xùn)模塊:Data Converter Fundamentals DAC Architectures 標(biāo)準(zhǔn)包裝:750 系列:- 設(shè)置時(shí)間:7µs 位數(shù):16 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 電壓電源:雙 ± 功率耗散(最大):100mW 工作溫度:0°C ~ 70°C 安裝類(lèi)型:表面貼裝 封裝/外殼:28-LCC(J 形引線) 供應(yīng)商設(shè)備封裝:28-PLCC(11.51x11.51) 包裝:帶卷 (TR) 輸出數(shù)目和類(lèi)型:1 電壓,單極;1 電壓,雙極 采樣率(每秒):143k
AD506ATE/883B 制造商:Analog 功能描述:Analog Multiplexer 28 PIN CLCC
AD506ATE883B 制造商:Analog 功能描述:Analog Multiplexer 28 PIN CLCC