Figure 2-4 Output Buffer Delays To AC Test Loads (shown below) PAD D E TRIBUFF " />
鍙冩暩(sh霉)璩囨枡
鍨嬭櫉锛� A54SX08A-FG144A
寤犲晢锛� Microsemi SoC
鏂囦欢闋佹暩(sh霉)锛� 38/108闋�
鏂囦欢澶у皬锛� 0K
鎻忚堪锛� IC FPGA SX 12K GATES 144-FBGA
妯�(bi膩o)婧�(zh菙n)鍖呰锛� 160
绯诲垪锛� SX-A
LAB/CLB鏁�(sh霉)锛� 768
杓稿叆/杓稿嚭鏁�(sh霉)锛� 111
闁€鏁�(sh霉)锛� 12000
闆绘簮闆诲锛� 2.25 V ~ 5.25 V
瀹夎椤炲瀷锛� 琛ㄩ潰璨艰
宸ヤ綔婧害锛� -40°C ~ 125°C
灏佽/澶栨锛� 144-LBGA
渚涙噳(y墨ng)鍟嗚ō(sh猫)鍌欏皝瑁濓細 144-FPBGA锛�13x13锛�
绗�1闋�绗�2闋�绗�3闋�绗�4闋�绗�5闋�绗�6闋�绗�7闋�绗�8闋�绗�9闋�绗�10闋�绗�11闋�绗�12闋�绗�13闋�绗�14闋�绗�15闋�绗�16闋�绗�17闋�绗�18闋�绗�19闋�绗�20闋�绗�21闋�绗�22闋�绗�23闋�绗�24闋�绗�25闋�绗�26闋�绗�27闋�绗�28闋�绗�29闋�绗�30闋�绗�31闋�绗�32闋�绗�33闋�绗�34闋�绗�35闋�绗�36闋�绗�37闋�鐣�(d膩ng)鍓嶇38闋�绗�39闋�绗�40闋�绗�41闋�绗�42闋�绗�43闋�绗�44闋�绗�45闋�绗�46闋�绗�47闋�绗�48闋�绗�49闋�绗�50闋�绗�51闋�绗�52闋�绗�53闋�绗�54闋�绗�55闋�绗�56闋�绗�57闋�绗�58闋�绗�59闋�绗�60闋�绗�61闋�绗�62闋�绗�63闋�绗�64闋�绗�65闋�绗�66闋�绗�67闋�绗�68闋�绗�69闋�绗�70闋�绗�71闋�绗�72闋�绗�73闋�绗�74闋�绗�75闋�绗�76闋�绗�77闋�绗�78闋�绗�79闋�绗�80闋�绗�81闋�绗�82闋�绗�83闋�绗�84闋�绗�85闋�绗�86闋�绗�87闋�绗�88闋�绗�89闋�绗�90闋�绗�91闋�绗�92闋�绗�93闋�绗�94闋�绗�95闋�绗�96闋�绗�97闋�绗�98闋�绗�99闋�绗�100闋�绗�101闋�绗�102闋�绗�103闋�绗�104闋�绗�105闋�绗�106闋�绗�107闋�绗�108闋�
SX-A Family FPGAs
v5.3
2-15
Output Buffer Delays
AC Test Loads
Figure 2-4 Output Buffer Delays
To AC Test Loads (shown below)
PAD
D
E
TRIBUFF
In
GND
50%
Out
1.5 V
50%
1.5 V
En
GND
50%
Out
1.5 V
50%
10%
En
GND
50%
Out
GND
1.5 V
50%
90%
VOL
VOL
V
CC
V
CC
V
CC
V
CC
V
OH
t
ENZH
t
ENHZ
t
ENZL
t
ENLZ
t
DLH
Figure 2-5 AC Test Loads
35 pF
VCC
GND
35 pF
VCC
GND
5 pF
R to VCC for
t
PZL
R to GND for tPZH
R = 1 k
R to VCC for
tPZL
R to GND for tPZH
R = 1 k
To the Output
Under Test
To the Output
Under Test
To the Output
Under Test
Load 1
(Used to measure
propagation delay)
Load 2
(Used to measure enable delays)
Load 3
(Used to measure disable delays)
鐩搁棞(gu膩n)PDF璩囨枡
PDF鎻忚堪
A54SX08A-FGG144A IC FPGA SX 12K GATES 144-FBGA
IDT71V424S10YG8 IC SRAM 4MBIT 10NS 36SOJ
A54SX16A-PQG208A IC FPGA SX 24K GATES 208-PQFP
A54SX16A-PQ208A IC FPGA SX 24K GATES 208-PQFP
A3PE600-1FG256 IC FPGA 600000 GATES 256-FBGA
鐩搁棞(gu膩n)浠g悊鍟�/鎶€琛�(sh霉)鍙冩暩(sh霉)
鍙冩暩(sh霉)鎻忚堪
A54SX08AFG144I 鍒堕€犲晢:鏈煡寤犲 鍒堕€犲晢鍏ㄧū:鏈煡寤犲 鍔熻兘鎻忚堪:Logic IC
A54SX08A-FG144I 鍔熻兘鎻忚堪:IC FPGA SX 12K GATES 144-FBGA RoHS:鍚� 椤炲垾:闆嗘垚闆昏矾 (IC) >> 宓屽叆寮� - FPGA锛堢従(xi脿n)鍫村彲绶ㄧ▼闁€闄e垪锛� 绯诲垪:SX-A 妯�(bi膩o)婧�(zh菙n)鍖呰:90 绯诲垪:ProASIC3 LAB/CLB鏁�(sh霉):- 閭忚集鍏冧欢/鍠厓鏁�(sh霉):- RAM 浣嶇附瑷�:36864 杓稿叆/杓稿嚭鏁�(sh霉):157 闁€鏁�(sh霉):250000 闆绘簮闆诲:1.425 V ~ 1.575 V 瀹夎椤炲瀷:琛ㄩ潰璨艰 宸ヤ綔婧害:-40°C ~ 125°C 灏佽/澶栨:256-LBGA 渚涙噳(y墨ng)鍟嗚ō(sh猫)鍌欏皝瑁�:256-FPBGA锛�17x17锛�
A54SX08AFG144M 鍒堕€犲晢:鏈煡寤犲 鍒堕€犲晢鍏ㄧū:鏈煡寤犲 鍔熻兘鎻忚堪:Logic IC
A54SX08A-FG208 鍒堕€犲晢:鏈煡寤犲 鍒堕€犲晢鍏ㄧū:鏈煡寤犲 鍔熻兘鎻忚堪:SX-A Family FPGAs
A54SX08AFG208A 鍒堕€犲晢:ACTEL 鍒堕€犲晢鍏ㄧū:Actel Corporation 鍔熻兘鎻忚堪:SX-A Family FPGAs