-
-
-
-
[鍖椾含]010-87982920
-
[娣卞湷]0755-82701186
-
- 鎮ㄧ従(xi脿n)鍦ㄧ殑浣嶇疆锛�璨疯常IC缍�(w菐ng) > PDF鐩寗4490 > A40MX02-1VQ80I (Microsemi SoC)IC FPGA MX SGL CHIP 3K 80-VQFP PDF璩囨枡涓嬭級
鍙冩暩(sh霉)璩囨枡
鍨嬭櫉锛�
A40MX02-1VQ80I
寤犲晢锛�
Microsemi SoC
鏂囦欢闋佹暩(sh霉)锛�
109/142闋�
鏂囦欢澶у皬锛�
0K
鎻忚堪锛�
IC FPGA MX SGL CHIP 3K 80-VQFP
妯欐簴鍖呰锛�
90
绯诲垪锛�
MX
杓稿叆/杓稿嚭鏁�(sh霉)锛�
57
闁€鏁�(sh霉)锛�
3000
闆绘簮闆诲锛�
3 V ~ 3.6 V锛�4.5 V ~ 5.5 V
瀹夎椤炲瀷锛�
琛ㄩ潰璨艰
宸ヤ綔婧害锛�
-40°C ~ 85°C
灏佽/澶栨锛�
80-TQFP
渚涙噳(y墨ng)鍟嗚ō(sh猫)鍌欏皝瑁濓細
80-VQFP锛�14x14锛�
绗�1闋�绗�2闋�绗�3闋�绗�4闋�绗�5闋�绗�6闋�绗�7闋�绗�8闋�绗�9闋�绗�10闋�绗�11闋�绗�12闋�绗�13闋�绗�14闋�绗�15闋�绗�16闋�绗�17闋�绗�18闋�绗�19闋�绗�20闋�绗�21闋�绗�22闋�绗�23闋�绗�24闋�绗�25闋�绗�26闋�绗�27闋�绗�28闋�绗�29闋�绗�30闋�绗�31闋�绗�32闋�绗�33闋�绗�34闋�绗�35闋�绗�36闋�绗�37闋�绗�38闋�绗�39闋�绗�40闋�绗�41闋�绗�42闋�绗�43闋�绗�44闋�绗�45闋�绗�46闋�绗�47闋�绗�48闋�绗�49闋�绗�50闋�绗�51闋�绗�52闋�绗�53闋�绗�54闋�绗�55闋�绗�56闋�绗�57闋�绗�58闋�绗�59闋�绗�60闋�绗�61闋�绗�62闋�绗�63闋�绗�64闋�绗�65闋�绗�66闋�绗�67闋�绗�68闋�绗�69闋�绗�70闋�绗�71闋�绗�72闋�绗�73闋�绗�74闋�绗�75闋�绗�76闋�绗�77闋�绗�78闋�绗�79闋�绗�80闋�绗�81闋�绗�82闋�绗�83闋�绗�84闋�绗�85闋�绗�86闋�绗�87闋�绗�88闋�绗�89闋�绗�90闋�绗�91闋�绗�92闋�绗�93闋�绗�94闋�绗�95闋�绗�96闋�绗�97闋�绗�98闋�绗�99闋�绗�100闋�绗�101闋�绗�102闋�绗�103闋�绗�104闋�绗�105闋�绗�106闋�绗�107闋�绗�108闋�鐣�(d膩ng)鍓嶇109闋�绗�110闋�绗�111闋�绗�112闋�绗�113闋�绗�114闋�绗�115闋�绗�116闋�绗�117闋�绗�118闋�绗�119闋�绗�120闋�绗�121闋�绗�122闋�绗�123闋�绗�124闋�绗�125闋�绗�126闋�绗�127闋�绗�128闋�绗�129闋�绗�130闋�绗�131闋�绗�132闋�绗�133闋�绗�134闋�绗�135闋�绗�136闋�绗�137闋�绗�138闋�绗�139闋�绗�140闋�绗�141闋�绗�142闋�
40MX and 42MX FPGA FamiliesRe vi s i on 111 - 65Input Module Propagation DelaystINYHPad-to-Y HIGH1.51.61.92.23.1nstINYLPad-to-Y LOW1.11.31.41.72.4nstINGHG to Y HIGH2.02.22.52.94.1nstINGLG to Y LOW2.02.22.52.94.1nsInput Module Predicted Routing Delays2tIRD1FO = 1 Routing Delay2.62.93.23.85.3nstIRD2FO = 2 Routing Delay2.93.23.74.36.1nstIRD3FO = 3 Routing Delay3.33.64.14.96.8nstIRD4FO = 4 Routing Delay3.64.04.65.47.6nstIRD8FO = 8 Routing Delay5.15.66.47.510.5nsGlobal Clock NetworktCKHInput LOW to HIGHFO = 32FO = 3844.44.85.35.56.06.57.19.09.9nstCKLInput HIGH to LOWFO = 32FO = 3845.36.25.96.96.77.97.89.211.012.9nstPWHMinimum PulseWidth HIGHFO = 32FO = 3845.76.66.37.47.18.38.49.811.813.7nstPWLMinimum PulseWidth LOWFO = 32FO = 3845.36.25.96.96.77.97.89.211.012.9nstCKSWMaximum SkewFO = 32FO = 3840.52.20.52.40.62.70.73.21.04.5nstSUEXTInput Latch ExternalSet-UpFO = 32FO = 3840.0nstHEXTInput Latch ExternalHoldFO = 32FO = 3843.94.54.34.95.65.76.68.09.2nstPMinimum PeriodFO = 32FO = 3847.07.77.88.68.49.39.710.716.217.8nsfMAXMaximum Frequency FO = 32FO = 384142129117119108103946256MHzTable 1-35 A42MX16 Timing Characteristics (Nominal 3.3 V Operation) (continued)(Worst-Case Commercial Conditions, VCCA = 3.0 V, TJ = 70掳C)鈥�3 Speed鈥�2 Speed鈥�1 SpeedStd Speed鈥揊 SpeedParameter / DescriptionMin. Max. Min. Max. Min. Max. Min. Max. Min. Max. UnitsNotes:1. For dual-module macros use tPD1 + tRD1 + taped, to + tRD1 + taped, or tPD1 + tRD1 + tusk, whichever is appropriate.2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used forestimating device performance. Post-route timing analysis or simulation is required to determine actual performance.3. Data applies to macros based on the S-module. Timing parameters for sequential macros constructed from C-modulescan be obtained from the Timer utility.4. Set-up and hold timing parameters for the input buffer latch are defined with respect to the PAD and the D input. Externalsetup/hold timing parameters must account for delay from an external PAD signal to the G inputs. Delay from an externalPAD signal to the G input subtracts (adds) to the internal setup (hold) time.5. Delays based on 35 pF loading.
鐩搁棞(gu膩n)PDF璩囨枡
PDF鎻忚堪
EP1K50FC484-2N
IC ACEX 1K FPGA 50K 484-FBGA
EP1K50FC484-2
IC ACEX 1K FPGA 50K 484-FBGA
AFS250-PQ208
IC FPGA 2MB FLASH 250K 208PQFP
ACC50DRES
CONN EDGECARD 100PS .100 EYELET
ABC50DRES
CONN EDGECARD 100PS .100 EYELET
鐩搁棞(gu膩n)浠g悊鍟�/鎶€琛�(sh霉)鍙冩暩(sh霉)
鍙冩暩(sh霉)鎻忚堪
A40MX02-1VQ80M
鍒堕€犲晢:Microsemi Corporation 鍔熻兘鎻忚堪:FPGA 3K GATES 295 CELLS 96MHZ/160MHZ 0.45UM 3.3V/5V 80VQFP - Trays 鍒堕€犲晢:Microsemi Corporation 鍔熻兘鎻忚堪:IC FPGA 57 I/O 80VQFP
A40MX02-1VQG80
鍔熻兘鎻忚堪:IC FPGA MX SGL CHIP 3K 80-VQFP RoHS:鏄� 椤炲垾:闆嗘垚闆昏矾 (IC) >> 宓屽叆寮� - FPGA锛堢従(xi脿n)鍫村彲绶ㄧ▼闁€闄e垪锛� 绯诲垪:MX 妯欐簴鍖呰:90 绯诲垪:ProASIC3 LAB/CLB鏁�(sh霉):- 閭忚集鍏冧欢/鍠厓鏁�(sh霉):- RAM 浣嶇附瑷�:36864 杓稿叆/杓稿嚭鏁�(sh霉):157 闁€鏁�(sh霉):250000 闆绘簮闆诲:1.425 V ~ 1.575 V 瀹夎椤炲瀷:琛ㄩ潰璨艰 宸ヤ綔婧害:-40°C ~ 125°C 灏佽/澶栨:256-LBGA 渚涙噳(y墨ng)鍟嗚ō(sh猫)鍌欏皝瑁�:256-FPBGA锛�17x17锛�
A40MX02-1VQG80I
鍔熻兘鎻忚堪:IC FPGA MX SGL CHIP 3K 80-VQFP RoHS:鏄� 椤炲垾:闆嗘垚闆昏矾 (IC) >> 宓屽叆寮� - FPGA锛堢従(xi脿n)鍫村彲绶ㄧ▼闁€闄e垪锛� 绯诲垪:MX 妯欐簴鍖呰:90 绯诲垪:ProASIC3 LAB/CLB鏁�(sh霉):- 閭忚集鍏冧欢/鍠厓鏁�(sh霉):- RAM 浣嶇附瑷�:36864 杓稿叆/杓稿嚭鏁�(sh霉):157 闁€鏁�(sh霉):250000 闆绘簮闆诲:1.425 V ~ 1.575 V 瀹夎椤炲瀷:琛ㄩ潰璨艰 宸ヤ綔婧害:-40°C ~ 125°C 灏佽/澶栨:256-LBGA 渚涙噳(y墨ng)鍟嗚ō(sh猫)鍌欏皝瑁�:256-FPBGA锛�17x17锛�
A40MX02-1VQG80M
鍒堕€犲晢:Microsemi Corporation 鍔熻兘鎻忚堪:FPGA 3K GATES 295 CELLS 96MHZ/160MHZ 0.45UM 3.3V/5V 80VQFP - Trays 鍒堕€犲晢:Microsemi Corporation 鍔熻兘鎻忚堪:IC FPGA 57 I/O 80VQFP
A40MX02-2PL44
鍔熻兘鎻忚堪:IC FPGA MX SGL CHIP 3K 44-PLCC RoHS:鍚� 椤炲垾:闆嗘垚闆昏矾 (IC) >> 宓屽叆寮� - FPGA锛堢従(xi脿n)鍫村彲绶ㄧ▼闁€闄e垪锛� 绯诲垪:MX 妯欐簴鍖呰:90 绯诲垪:ProASIC3 LAB/CLB鏁�(sh霉):- 閭忚集鍏冧欢/鍠厓鏁�(sh霉):- RAM 浣嶇附瑷�:36864 杓稿叆/杓稿嚭鏁�(sh霉):157 闁€鏁�(sh霉):250000 闆绘簮闆诲:1.425 V ~ 1.575 V 瀹夎椤炲瀷:琛ㄩ潰璨艰 宸ヤ綔婧害:-40°C ~ 125°C 灏佽/澶栨:256-LBGA 渚涙噳(y墨ng)鍟嗚ō(sh猫)鍌欏皝瑁�:256-FPBGA锛�17x17锛�
鐧�(f膩)甯冪穵鎬ラ噰璩�锛�3鍒嗛悩宸﹀彸鎮ㄥ皣寰楀埌鍥炲京(f霉)銆�
- VIP鏈冨摗鏈嶅嫏(w霉) |
- 寤e憡鏈嶅嫏(w霉) |
- 浠樻鏂瑰紡 |
- 鑱�(li谩n)绯绘垜鍊� |
- 鎷涜仒閵峰敭 |
- 鍏嶈铂(z茅)姊濇 |
- 缍�(w菐ng)绔欏湴鍦�
-
鎴� - 閲囪喘
- 鎼滅储
- 浼氬憳
-
-