<rt id="6c43b"></rt>

        收藏本站
        • 您好,
          買賣IC網歡迎您。
        • 請登錄
        • 免費注冊
        • 我的買賣
        • 新采購0
        • VIP會員服務
        • [北京]010-87982920
        • [深圳]0755-82701186
        • 網站導航
        發(fā)布緊急采購
        • IC現(xiàn)貨
        • IC急購
        • 電子元器件
        VIP會員服務
        • 您現(xiàn)在的位置:買賣IC網 > PDF目錄4179 > A1440A-PQ160C (Microsemi SoC)IC FPGA 4K GATES 160-PQFP PDF資料下載
        參數(shù)資料
        型號: A1440A-PQ160C
        廠商: Microsemi SoC
        文件頁數(shù): 46/90頁
        文件大?。?/td> 0K
        描述: IC FPGA 4K GATES 160-PQFP
        產品變化通告: A1440A Family Discontinuation 24/Jan/2012
        標準包裝: 24
        系列: ACT™ 3
        LAB/CLB數(shù): 564
        輸入/輸出數(shù): 131
        門數(shù): 4000
        電源電壓: 4.5 V ~ 5.5 V
        安裝類型: 表面貼裝
        工作溫度: 0°C ~ 70°C
        封裝/外殼: 160-BQFP
        供應商設備封裝: 160-PQFP(28x28)
        第1頁第2頁第3頁第4頁第5頁第6頁第7頁第8頁第9頁第10頁第11頁第12頁第13頁第14頁第15頁第16頁第17頁第18頁第19頁第20頁第21頁第22頁第23頁第24頁第25頁第26頁第27頁第28頁第29頁第30頁第31頁第32頁第33頁第34頁第35頁第36頁第37頁第38頁第39頁第40頁第41頁第42頁第43頁第44頁第45頁當前第46頁第47頁第48頁第49頁第50頁第51頁第52頁第53頁第54頁第55頁第56頁第57頁第58頁第59頁第60頁第61頁第62頁第63頁第64頁第65頁第66頁第67頁第68頁第69頁第70頁第71頁第72頁第73頁第74頁第75頁第76頁第77頁第78頁第79頁第80頁第81頁第82頁第83頁第84頁第85頁第86頁第87頁第88頁第89頁第90頁
        Detailed Specifications
        2- 42
        R e visio n 3
        Pin Descriptions
        CLKA
        Clock A (Input)
        Clock input for clock distribution networks. The Clock input is buffered prior to clocking the logic modules.
        This pin can also be used as an I/O.
        CLKB
        Clock B (Input)
        Clock input for clock distribution networks. The Clock input is buffered prior to clocking the logic modules.
        This pin can also be used as an I/O.
        GND
        Ground
        LOW supply voltage.
        HCLK
        Dedicated (Hard-wired)
        Array Clock (Input)
        Clock input for sequential modules. This input is directly wired to each S-Module and offers clock speeds
        independent of the number of S-Modules being driven. This pin can also be used as an I/O.
        I/O
        Input/Output (Input, Output)
        The I/O pin functions as an input, output, three-state, or bidirectional buffer. Input and output levels are
        compatible with standard TTL and CMOS specifications. Unused I/O pins are tristated by the Designer
        Series software.
        IOCLK
        Dedicated (Hard-wired)
        I/O Clock (Input)
        Clock input for I/O modules. This input is directly wired to each I/O module and offers clock speeds
        independent of the number of I/O modules being driven. This pin can also be used as an I/O.
        IOPCL
        Dedicated (Hard-wired)
        I/O Preset/Clear (Input)
        Input for I/O preset or clear. This global input is directly wired to the preset and clear inputs of all I/O
        registers. This pin functions as an I/O when no I/O preset or clear macros are used.
        MODE
        Mode (Input)
        The MODE pin controls the use of diagnostic pins (DCLK, PRA, PRB, SDI). When the MODE pin is
        HIGH, the special functions are active. When the MODE pin is LOW, the pins function as I/Os. To provide
        Actionprobe capability, the MODE pin should be terminated to GND through a 10K resistor so that the
        MODE pin can be pulled high when required.
        NC
        No Connection
        This pin is not connected to circuitry within the device.
        PRA
        Probe A (Output)
        The Probe A pin is used to output data from any user-defined design node within the device. This
        independent diagnostic pin can be used in conjunction with the Probe B pin to allow real-time diagnostic
        output of any signal path within the device. The Probe A pin can be used as a user-defined I/O when
        debugging has been completed. The pin’s probe capabilities can be permanently disabled to protect
        programmed design confidentiality. PRA is accessible when the MODE pin is HIGH. This pin functions as
        an I/O when the MODE pin is LOW.
        PRB
        Probe B (Output)
        The Probe B pin is used to output data from any user-defined design node within the device. This
        independent diagnostic pin can be used in conjunction with the Probe A pin to allow real-time diagnostic
        output of any signal path within the device. The Probe B pin can be used as a user-defined I/O when
        debugging has been completed. The pin’s probe capabilities can be permanently disabled to protect
        programmed design confidentiality. PRB is accessible when the MODE pin is HIGH. This pin functions as
        an I/O when the MODE pin is LOW.
        SDI
        Serial Data Input (Input)
        Serial data input for diagnostic probe and device programming. SDI is active when the MODE pin is
        HIGH. This pin functions as an I/O when the MODE pin is LOW.
        相關PDF資料
        PDF描述
        A1440A-1PQG160I IC FPGA 4K GATES 160-PQFP
        HSM15DREH CONN EDGECARD 30POS .156 EYELET
        A1440A-1PQ160C IC FPGA 4K GATES 160-PQFP
        RSC65DRAI CONN EDGECARD 130PS R/A .100 SLD
        A1440A-1PQG160C IC FPGA 4K GATES 160-PQFP
        相關代理商/技術參數(shù)
        參數(shù)描述
        A1440A-PQ160I 功能描述:IC FPGA 4K GATES 160-PQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:ACT™ 3 產品變化通告:XC4000(E,L) Discontinuation 01/April/2002 標準包裝:24 系列:XC4000E/X LAB/CLB數(shù):100 邏輯元件/單元數(shù):238 RAM 位總計:3200 輸入/輸出數(shù):80 門數(shù):3000 電源電壓:4.5 V ~ 5.5 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:120-BCBGA 供應商設備封裝:120-CPGA(34.55x34.55)
        A1440A-PQG160C 功能描述:IC FPGA 4K GATES 160-PQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:ACT™ 3 產品變化通告:XC4000(E,L) Discontinuation 01/April/2002 標準包裝:24 系列:XC4000E/X LAB/CLB數(shù):100 邏輯元件/單元數(shù):238 RAM 位總計:3200 輸入/輸出數(shù):80 門數(shù):3000 電源電壓:4.5 V ~ 5.5 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:120-BCBGA 供應商設備封裝:120-CPGA(34.55x34.55)
        A1440A-PQG160I 功能描述:IC FPGA 4K GATES 160-PQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:ACT™ 3 產品變化通告:XC4000(E,L) Discontinuation 01/April/2002 標準包裝:24 系列:XC4000E/X LAB/CLB數(shù):100 邏輯元件/單元數(shù):238 RAM 位總計:3200 輸入/輸出數(shù):80 門數(shù):3000 電源電壓:4.5 V ~ 5.5 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:120-BCBGA 供應商設備封裝:120-CPGA(34.55x34.55)
        A1440ASTDPQ175C 制造商:未知廠家 制造商全稱:未知廠家 功能描述:ASIC
        A1440A-TQ176C 功能描述:IC FPGA 4K GATES 176-TQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:ACT™ 3 產品變化通告:XC4000(E,L) Discontinuation 01/April/2002 標準包裝:24 系列:XC4000E/X LAB/CLB數(shù):100 邏輯元件/單元數(shù):238 RAM 位總計:3200 輸入/輸出數(shù):80 門數(shù):3000 電源電壓:4.5 V ~ 5.5 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:120-BCBGA 供應商設備封裝:120-CPGA(34.55x34.55)
        發(fā)布緊急采購,3分鐘左右您將得到回復。

        采購需求

        (若只采購一條型號,填寫一行即可)

        發(fā)布成功!您可以繼續(xù)發(fā)布采購。也可以進入我的后臺,查看報價

        發(fā)布成功!您可以繼續(xù)發(fā)布采購。也可以進入我的后臺,查看報價

        *型號 *數(shù)量 廠商 批號 封裝
        添加更多采購

        我的聯(lián)系方式

        *
        *
        *
        • VIP會員服務 |
        • 廣告服務 |
        • 付款方式 |
        • 聯(lián)系我們 |
        • 招聘銷售 |
        • 免責條款 |
        • 網站地圖

        感谢您访问我们的网站,您可能还对以下资源感兴趣:

        三级特黄60分钟在线观看,美女在线永久免费网站,边吃奶边摸下很爽视频,娇妻在厨房被朋友玩得呻吟`

          1. <li id="stdop"><legend id="stdop"></legend></li>