(Wor s t - C as e M i l i t a r y Cond i t i o n s , V CC <" />
參數(shù)資料
型號(hào): A1010B-PQ100C
廠商: Microsemi SoC
文件頁(yè)數(shù): 43/98頁(yè)
文件大?。?/td> 0K
描述: IC FPGA 1200 GATES 100-PQFP COM
標(biāo)準(zhǔn)包裝: 66
系列: ACT™ 1
LAB/CLB數(shù): 295
輸入/輸出數(shù): 57
門數(shù): 1200
電源電壓: 4.5 V ~ 5.5 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 70°C
封裝/外殼: 100-BQFP
供應(yīng)商設(shè)備封裝: 100-PQFP(14x20)
48
A3 21 00 DX Ti m i n g Ch ar ac te r i st i c s
(Wor s t - C as e M i l i t a r y Cond i t i o n s , V CC = 4.5 V, TJ = 1 25°C)
‘–1’ Speed
‘Std’ Speed
Parameter
Description
Min.
Max.
Min.
Max.
Units
Logic Module Combinatorial Functions
tPD
Internal Array Module Delay
3.1
4.1
ns
tPDD
Internal Decode Module Delay
3.3
4.3
ns
Logic Module Predicted Routing Delays1
tRD1
FO=1 Routing Delay
1.3
1.8
ns
tRD2
FO=2 Routing Delay
1.9
2.6
ns
tRD3
FO=3 Routing Delay
2.6
3.4
ns
tRD4
FO=4 Routing Delay
3.3
4.3
ns
tRD5
FO=8 Routing Delay
0.6
0.8
ns
tRDD
Decode-to-Output Routing Delay
0.5
0.6
ns
Logic Module Sequential Timing
tCO
Flip-Flop Clock-to-Output
3.1
4.1
ns
tGO
Latch Gate-to-Output
3.1
4.1
ns
tSU
Flip-Flop (Latch) Setup Time
0.5
0.6
ns
tH
Flip-Flop (Latch) Hold Time
0.0
ns
tRO
Flip-Flop (Latch) Reset to Output
3.1
4.1
ns
tSUENA
Flip-Flop (Latch) Enable Setup
0.9
1.2
ns
tHENA
Flip-Flop (Latch) Enable Hold
0.0
ns
tWCLKA
Flip-Flop (Latch) Clock Active Pulse
Width
4.3
5.8
ns
tWASYN
Flip-Flop (Latch) Asynchronous Pulse
Width
5.6
7.5
ns
Note:
1.
Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device
performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is
based on actual routing delay measurements performed on the device prior to shipment.
相關(guān)PDF資料
PDF描述
AX125-FGG324I IC FPGA AXCELERATOR 125K 324FBGA
AX125-FG324I IC FPGA AXCELERATOR 125K 324FBGA
AX125-1FG324 IC FPGA AXCELERATOR 125K 324FBGA
10350-3210-000 CONN JUNCTION SHELL 50POS STRGT
CAT93C56VI-GT3 IC EEPROM 2KBIT 2MHZ 8SOIC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
A1010B-PQ100I 功能描述:IC FPGA 1200 GATES 100-PQFP IND RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門陣列) 系列:ACT™ 1 標(biāo)準(zhǔn)包裝:40 系列:SX-A LAB/CLB數(shù):6036 邏輯元件/單元數(shù):- RAM 位總計(jì):- 輸入/輸出數(shù):360 門數(shù):108000 電源電壓:2.25 V ~ 5.25 V 安裝類型:表面貼裝 工作溫度:0°C ~ 70°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FPBGA(27X27)
A1010B-PQG100C 功能描述:IC FPGA 1200 GATES 100-PQFP COM RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門陣列) 系列:ACT™ 1 標(biāo)準(zhǔn)包裝:90 系列:ProASIC3 LAB/CLB數(shù):- 邏輯元件/單元數(shù):- RAM 位總計(jì):36864 輸入/輸出數(shù):157 門數(shù):250000 電源電壓:1.425 V ~ 1.575 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 125°C 封裝/外殼:256-LBGA 供應(yīng)商設(shè)備封裝:256-FPBGA(17x17)
A1010B-PQG100I 功能描述:IC FPGA 1200 GATES 100-PQFP IND RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門陣列) 系列:ACT™ 1 標(biāo)準(zhǔn)包裝:40 系列:SX-A LAB/CLB數(shù):6036 邏輯元件/單元數(shù):- RAM 位總計(jì):- 輸入/輸出數(shù):360 門數(shù):108000 電源電壓:2.25 V ~ 5.25 V 安裝類型:表面貼裝 工作溫度:0°C ~ 70°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FPBGA(27X27)
A1010BSTDCQ84B 制造商:未知廠家 制造商全稱:未知廠家 功能描述:ASIC
A1010BSTDCQ84C 制造商:未知廠家 制造商全稱:未知廠家 功能描述:ASIC