
Philips Semiconductors
Product specification
FBL22031
9-bit BTL 3.3V latched/registered/pass-thru
Futurebus+ transceiver with 30
termination
2000 Apr 18
9
AC ELECTRICAL CHARACTERISTICS
B TO A SPECIFICATIONS
SYMBOL
PARAMETER
TEST
CONDITION
Tamb = +25°C,
VCC = 3.3V,
Tamb = –40 to +85°C,
VCC = 3.3V±10%,
UNIT
MIN
TYP
MAX
MIN
MAX
fMAX
Maximum clock frequency
Waveform 4
120
150
MHz
tPLH
tPHL
Propagation delay (thru mode)
Bn to An
Waveform 1, 2
2.3
2.6
5.4
5.6
8.9
9.1
1.7
2.1
10.1
10.3
ns
tPLH
tPHL
Propagation delay (transparent latch)
Bn to An
Waveform 1, 2
3.2
3.5
6.5
6.3
10.1
9.3
2.4
2.9
11.6
10.3
ns
tPLH
tPHL
Propagation delay
LCBA to An (latch)
Waveform 1, 2
6.8
5.5
10.4
9.8
14.4
14.7
5.1
4.3
16.9
16.8
ns
tPLH
tPHL
Propagation delay
LCBA to An (register)
Waveform 1, 2
2.1
2.3
4.9
5.2
8.4
8.3
1.2
1.8
9.7
9.4
ns
tPLH
tPHL
Propagation delay
SEL0 or SEL1 to An (inverting)
Waveform 1, 2
2.7
2.5
6.5
6.3
10.7
10.5
1.8
2.0
12.8
11.8
ns
tPLH
tPHL
Propagation delay
SEL0 or SEL1 to An (non-inverting)
Waveform 1, 2
2.4
2.6
6.6
6.2
11.3
10.2
1.8
2.1
13.0
11.6
ns
tPZH
tPHZ
Output enable time from High or Low
OEA to An
Waveform 5, 6
2.6
3.4
5.8
5.4
9.3
7.5
1.9
2.9
10.7
9.0
ns
tPZL
tPLZ
Output disable time to High or Low
OEA to An
Waveform 5, 6
2.1
1.2
5.4
3.1
9.1
5.4
1.6
1.0
10.1
6.0
ns
tTLH
tTHL
Output transition time, An Port
10% to 90%, 90% to 10%
Test Circuit and
Waveforms
0.7
0.5
3.0
2.0
ns
tSK(o)
Output to output skew for multiple
channels1
Waveform 3
0.5
1.0
1.5
ns
tSK(p)
Pulse skew2
tPHL – tPLH MAX
Waveform 2
0.5
1.0
1.5
ns
NOTES:
1.
tPNactual – tPMactual for any data input to output path compared to any other data input to output path where N and M are either LH or HL.
Skew times are valid only under same test conditions (temperature, VCC, loading, etc.). tSK (0) compares tPLH on a given path to tPLH on any
other path or compares tPHL on a given path to tPHL on any other path.
2. tSK(p) is used to quantify duty cycle characteristics. In essence it compares the input signal duty cycle to the corresponding output signal
duty cycle (50MHz input frequency and 50% duty cycle, tested on data paths only).