參數(shù)資料
型號(hào): 935188600112
廠商: NXP SEMICONDUCTORS
元件分類: 計(jì)數(shù)器
英文描述: HC/UH SERIES, SYN POSITIVE EDGE TRIGGERED 4-BIT BIDIRECTIONAL BINARY COUNTER, PDSO16
封裝: SOT-338-1, SSOP-16
文件頁數(shù): 3/10頁
文件大?。?/td> 102K
代理商: 935188600112
December 1990
2
Philips Semiconductors
Product specication
Presettable synchronous 4-bit binary
up/down counter
74HC/HCT191
FEATURES
Synchronous reversible counting
Asynchronous parallel load
Count enable control for synchronous expansion
Single up/down control input
Output capability: standard
ICC category: MSI
GENERAL DESCRIPTION
The 74HC/HCT191 are high-speed Si-gate CMOS devices
and are pin compatible with low power Schottky TTL
(LSTTL). They are specified in compliance with JEDEC
standard no. 7A.
The 74HC/HCT191 are asynchronously presettable 4-bit
binary up/down counters. They contain four master/slave
flip-flops with internal gating and steering logic to provide
asynchronous preset and synchronous count-up and
count-down operation.
Asynchronous parallel load capability permits the counter
to be preset to any desired number. Information present on
the parallel data inputs (D0 to D3) is loaded into the counter
and appears on the outputs when the parallel load (PL)
input is LOW. As indicated in the function table, this
operation overrides the counting function.
Counting is inhibited by a HIGH level on the count enable
(CE) input. When CE is LOW internal state changes are
initiated synchronously by the LOW-to-HIGH transition of
the clock input. The up/down (U/D) input signal determines
the direction of counting as indicated in the function table.
The CE input may go LOW when the clock is in either
state, however, the LOW-to-HIGH CE transition must
occur only when the clock is HIGH. Also, the U/D input
should be changed only when either CE or CP is HIGH.
Overflow/underflow indications are provided by two types
of outputs, the terminal count (TC) and ripple clock (RC).
The TC output is normally LOW and goes HIGH when a
circuit reaches zero in the count-down mode or reaches
“15” in the count-up-mode. The TC output will remain
HIGH until a state change occurs, either by counting or
presetting, or until U/D is changed. Do not use the TC
output as a clock signal because it is subject to decoding
spikes. The TC signal is used internally to enable the
RC output. When TC is HIGH and CE is LOW, the RC
output follows the clock pulse (CP). This feature simplifies
the design of multistage counters as shown in Figs 5
and 6.
In Fig.5, each RC output is used as the clock input to the
next higher stage. It is only necessary to inhibit the first
stage to prevent counting in all stages, since a HIGH on
CE inhibits the RC output pulse as indicated in the function
table. The timing skew between state changes in the first
and last stages is represented by the cumulative delay of
the clock as it ripples through the preceding stages. This
can be a disadvantage of this configuration in some
applications.
Fig.6 shows a method of causing state changes to occur
simultaneously in all stages. The RC outputs propagate
the carry/borrow signals in ripple fashion and all clock
inputs are driven in parallel. In this configuration the
duration of the clock LOW state must be long enough to
allow the negative-going edge of the carry/borrow signal to
ripple through to the last stage before the clock goes
HIGH. Since the RC output of any package goes HIGH
shortly after its CP input goes HIGH there is no such
restriction on the HIGH-state duration of the clock.
In Fig.7, the configuration shown avoids ripple delays and
their associated restrictions. Combining the TC signals
from all the preceding stages forms the CE input for a
given stage. An enable must be included in each carry
gate in order to inhibit counting. The TC output of a given
stage it not affected by its own CE signal therefore the
simple inhibit scheme of Figs 5 and 6 does not apply.
相關(guān)PDF資料
PDF描述
935188600118 HC/UH SERIES, SYN POSITIVE EDGE TRIGGERED 4-BIT BIDIRECTIONAL BINARY COUNTER, PDSO16
933715080653 HCT SERIES, SYN POSITIVE EDGE TRIGGERED 4-BIT BIDIRECTIONAL BINARY COUNTER, PDSO16
933669460652 HC/UH SERIES, SYN POSITIVE EDGE TRIGGERED 4-BIT BIDIRECTIONAL BINARY COUNTER, PDIP16
933715250653 HCT SERIES, ASYN NEGATIVE EDGE TRIGGERED 14-BIT UP BINARY COUNTER, PDSO16
935189090112 HCT SERIES, ASYN NEGATIVE EDGE TRIGGERED 14-BIT UP BINARY COUNTER, PDSO16
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
9351MC2-BKV 制造商:BEVCO Ergonomic Seating 功能描述:DELUXE CLEANROOM TASK STOOL ON GLIDES W/FOOTRING, Approval Categories:Certified 制造商:BEVCO Ergonomic Seating 功能描述:DELUXE CLEANROOM TASK STOOL ON GLIDES W/FOOTRING, Body Material:Vinyl Seat & Back, Foam Padding, Polyproplene Backshell, Aluminum Base, Color:Black, For Use With:Bevco A5 Adjustable Armrests & 3850S/5 Dual-Wheel Hard-Floor Casters , RoHS Compliant: NA
9351MC2-BLV 制造商:BEVCO Ergonomic Seating 功能描述:DELUXE CLEANROOM TASK STOOL ON GLIDES W/FOOTRING, Body Material:Vinyl Seat & Back, Foam Padding, Polyproplene Backshell, Aluminum Base, Color:Royal Blue, Series:9000, Size:Seat: 20"W x 18"D x 3"H, Back: 17.5"W x 16"H x 3"D , RoHS Compliant: NA
9351ME-CH 制造商:BEVCO Ergonomic Seating 功能描述:DELUXE ESD TASK STOOL ON GLIDES W/FOOTRING, Body Material:ESD Fabric Seat & Back, Foam Padding, ESD Polyproplene Backshell, Aluminum Base, Color:Charcoal, Series:9000, Size:Seat: 20"W x 18"D x 3"H, Back: 17.5"W x 16"H x 3"D , RoHS Compliant: NA
9351ME-NY 制造商:BEVCO Ergonomic Seating 功能描述:DELUXE ESD TASK STOOL ON GLIDES W/FOOTRING, Approval Categories:Exceeds ANSI/BIF 制造商:BEVCO Ergonomic Seating 功能描述:DELUXE ESD TASK STOOL ON GLIDES W/FOOTRING, Body Material:ESD Fabric Seat & Back, Foam Padding, ESD Polyproplene Backshell, Aluminum Base, Color:Navy Blue, Series:9000, Size:Seat: 20"W x 18"D x 3"H, Back: 17.5"W x 16"H x 3"D , RoHS Compliant: NA
9352 功能描述:螺絲和緊固件 1" 10-32 NYLON PAN RoHS:否 制造商:Unspecified 產(chǎn)品: 類型:Washer 螺紋大小: 長度: 材料:Steel 電鍍:Nickel 螺絲頭: 螺絲類型: