參數(shù)資料
型號(hào): 74LS221N
廠商: ON SEMICONDUCTOR
英文描述: LOW POWER SCHOTTKY
中文描述: 低功耗肖特基
文件頁數(shù): 3/8頁
文件大?。?/td> 120K
代理商: 74LS221N
SN74LS221
http://onsemi.com
3
OPERATIONAL NOTES
Once in the pulse trigger mode, the output pulse width is
determined by t
W
= R
ext
C
ext
In2, as long as R
ext
and C
ext
are
within their minimum and maximum valves and the duty
cycle is less than 50%. This pulse width is essentially
independent of V
CC
and temperature variations. Output
pulse widths varies typically no more than
±
0.5% from
device to device.
If the duty cycle, defined as being 100
period of the input pulse, rises above 50%, the output pulse
width will become shorter. If the duty cycle varies between
low and high valves, this causes the output pulse width to
vary in length, or jitter. To reduce jitter to a minimum, R
ext
should be as large as possible. (Jitter is independent of C
ext
).
With R
ext
= 100K, jitter is not appreciable until the duty
cycle approaches 90%.
Although the LS221 is pin-for-pin compatible with the
LS123, it should be remembered that they are not
functionally identical. The LS123 is retriggerable so that the
output is dependent upon the input transitions once it is high.
This is not the case for the LS221. Also note that it is
recommended to externally ground the LS123 C
ext
pin.
However, this cannot be done on the LS221.
The SN74LS221 is a dual, monolithic, non-retriggerable,
high-stability one shot. The output pulse width, t
W
can be
varied over 9 decades of timing by proper selection of the
external timing components, R
ext
and C
ext
.
Pulse triggering occurs at a voltage level and is, therefore,
independent of the input slew rate. Although all three inputs
have this Schmitt-trigger effect, only the B input should be
used for very long transition triggers (
1.0
μ
V/s). High
immunity to V
CC
noise (typically 1.5 V) is achieved by
internal latching circuitry. However, standard V
CC
bypassing is strongly recommended.
The LS221 has four basic modes of operation.
tW
T where T is the
Clear Mode:
If the clear input is held low, irregardless of
the previous output state and other input
states, the Q output is low.
Inhib-
it Mode:
If either the A input is high or the B input is
low, once the Q output goes low, it cannot
be retriggered by other inputs.
Pulse Trigger
Mode:
A transition of the A or B inputs as indicated
in the functional truth table will trigger the Q
output to go high for a duration determined
by the t
W
equation described above; Q will
go low for a corresponding length of time.
The Clear input may also be used to trigger
an output pulse, but special logic precondi-
tioning on the A or B inputs must be done
as follows:
Following any output triggering action
using the A or B inputs, the A input must
be set high OR the B input must be set
low to allow Clear to be used as a trigger.
Inputs should then be set up per the truth
table (without triggering the output) to
allow Clear to be used a trigger for the
output pulse.
If the Clear pin is routinely being used to
trigger the output pulse, the A or B inputs
must be toggled as described above
before and between each Clear trigger
event.
Once triggered, as long as the output
remains high, all input transitions (except
overriding Clear) are ignored.
Overriding
Clear Mode:
If the Q output is high, it may be forced low
by bringing the clear input low.
相關(guān)PDF資料
PDF描述
74LS221N DUAL MONOSTABLE MULTIVIBRATORS WITH SCHMITT-TRIGGER INPUTS
74LS221 Dual Non-Retriggerable One-Shot with Clear and Complementary Outputs
74LS260 DUAL 5-INPUT NOR GATE
74LS28 QUAD 2-INPUT NOR BUFFER
74LS33 QUAD 2-INPUT NOR BUFFER
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
74LS240 制造商:NSC 制造商全稱:National Semiconductor 功能描述:Octal TRI-STATE Buffers/Line Drivers/Line Receivers
74LS240 WAF 制造商:Fairchild Semiconductor Corporation 功能描述:
74LS240D 制造商:Misc 功能描述:
74LS240DC 制造商:Rochester Electronics LLC 功能描述:- Bulk
74LS240DW MOT89 制造商:Motorola 功能描述:74LS240 MOT S1I2B