參數(shù)資料
型號(hào): 74HC93N,112
廠商: NXP Semiconductors
文件頁數(shù): 2/7頁
文件大?。?/td> 0K
描述: IC 4BIT BINARY RIPPLE 14-DIP
產(chǎn)品培訓(xùn)模塊: Logic Packages
標(biāo)準(zhǔn)包裝: 25
系列: 74HC
邏輯類型: 二進(jìn)制計(jì)數(shù)器
方向:
元件數(shù): 1
每個(gè)元件的位元數(shù): 4
復(fù)位: 異步
計(jì)數(shù)速率: 108MHz
觸發(fā)器類型: 負(fù)邊沿
電源電壓: 2 V ~ 6 V
工作溫度: -40°C ~ 125°C
安裝類型: 通孔
封裝/外殼: 14-DIP(0.300",7.62mm)
供應(yīng)商設(shè)備封裝: 14-DIP
包裝: 管件
其它名稱: 568-7825-5
74HC93N
74HC93N,112-ND
74HC93N-ND
933756940112
December 1990
2
Philips Semiconductors
Product specication
4-bit binary ripple counter
74HC/HCT93
FEATURES
Various counting modes
Asynchronous master reset
Output capability: standard
ICC category: MSI
GENERAL DESCRIPTION
The 74HC/HCT93 are high-speed
Si-gate CMOS devices and are pin
compatible with low power Schottky
TTL (LSTTL). They are specified in
compliance with JEDEC standard
no. 7A.
The 74HC/HCT93 are 4-bit binary
ripple counters. The devices consist
of four master-slave flip-flops
internally connected to provide a
divide-by-two section and a
divide-by-eight section. Each section
has a separate clock input (CP0 and
CP1) to initiate state changes of the
counter on the HIGH-to-LOW clock
transition. State changes of the Qn
outputs do not occur simultaneously
because of internal ripple delays.
Therefore, decoded output signals
are subject to decoding spikes and
should not be used for clocks or
strobes.
A gated AND asynchronous master
reset (MR1 and MR2) is provided
which overrides both clocks and
resets (clears) all flip-flops.
Since the output from the
divide-by-two section is not internally
connected to the succeeding stages,
the device may be operated in various
counting modes. In a 4-bit ripple
counter the output Q0 must be
connected externally to input CP1.
The input count pulses are applied to
clock input CP0. Simultaneous
frequency divisions of 2, 4, 8 and 16
are performed at the Q0, Q1, Q2 and
Q3 outputs as shown in the function
table. As a 3-bit ripple counter the
input count pulses are applied to input
CP1.
Simultaneous frequency divisions of
2, 4 and 8 are available at the Q1, Q2
and Q3 outputs. Independent use of
the first flip-flop is available if the reset
function coincides with reset of the
3-bit ripple-through counter.
QUICK REFERENCE DATA
GND = 0 V; Tamb =25 °C; tr =tf = 6 ns
Notes
1. CPD is used to determine the dynamic power dissipation (PD in W):
PD =CPD × VCC2 × fi +∑ (CL × VCC2 × fo) where:
fi = input frequency in MHz; fo = output frequency in MHz
∑ (CL × VCC2 × fo) = sum of outputs
CL = output load capacitance in pF; VCC = supply voltage in V
2. For HC the condition is VI = GND to VCC; for HCT the condition is VI = GND to VCC 1.5 V
ORDERING INFORMATION
See
“74HC/HCT/HCU/HCMOS Logic Package Information”.
SYMBOL
PARAMETER
CONDITIONS
TYPICAL
UNIT
HC
HCT
tPHL/ tPLH
propagation delay CP0 to Q0
CL = 15 pF; VCC =5 V
12
15
ns
fmax
maximum clock frequency
100
77
MHz
CI
input capacitance
3.5
pF
CPD
power dissipation capacitance per package
notes 1 and 2
22
pF
相關(guān)PDF資料
PDF描述
NLU2GU04BMX1TCG IC INVERTER DUAL UNBUFF 6-ULLGA
NLU2G14BMX1TCG IC INVERTER DUAL SCHM TRG 6ULLGA
OSTTS08515A TERM BLOCK PLUG 5.08MM 8POS PCB
NLU1G00CMX1TCG SINGLE 2-INPUT NAND GATE ULLGA6
OSTHW08B050 CONN TERM BLK PLUG 8POS 2.5MM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
74HCF4040BM 制造商:SGS 功能描述:74HCF4040 SGS S4F2A
74HCF4051C6B_BCA UP WAF 制造商:Rochester Electronics LLC 功能描述:
74HCF4052C6B_BCA UP WAF 制造商:Rochester Electronics LLC 功能描述:
74HCF4053C6B_BCA UP WAF 制造商:Rochester Electronics LLC 功能描述:
74HC-HCT153 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:Dual 4-input multiplexer