參數(shù)資料
型號: 1M7807-15PAGG4
廠商: Texas Instruments
文件頁數(shù): 16/20頁
文件大小: 0K
描述: IC FIFO MEMORY 2048X9 64-TQFP
標準包裝: 160
系列: 74ACT
功能: 同步
存儲容量: 18.4K(2K x 9)
數(shù)據(jù)速率: 67MHz
電源電壓: 4.5 V ~ 5.5 V
工作溫度: 0°C ~ 70°C
安裝類型: 表面貼裝
封裝/外殼: 64-TQFP
供應商設備封裝: 64-TQFP(10x10)
包裝: 托盤
SN74ACT7807
2048
× 9
CLOCKED FIRST-IN, FIRST-OUT MEMORY
SCAS200D – JANUARY 1991 – REVISED APRIL 1998
5
POST OFFICE BOX 655303
DALLAS, TEXAS 75265
Terminal Functions
TERMINAL
NAME
I/O
DESCRIPTION
AF/AE
O
Almost-full/almost-empty flag. Depth offset values can be programmed for AF/AE or the default value of 256 can
be used for both the almost-empty offset (X) and the almost-full offset (Y). AF/AE is high when memory contains
X or fewer words or (2048 – Y) or more words. AF/AE is high after reset.
D0–D8
I
Nine-bit data input port
HF
O
Half-full flag. HF is high when the FIFO memory contains 1024 or more words. HF is low after reset.
IR
O
Input-ready flag. IR is synchronized to the low-to-high transition of WRTCLK. When IR is low, the FIFO is full and
writes are disabled. IR is low during reset and goes high on the second low-to-high transition of WRTCLK after
reset.
OE
I
Output enable. When OE, RDEN1, RDEN2 and OR are high, data is read from the FIFO on a low-to-high transition
of RDCLK. When OE is low, reads are disabled and the data outputs are in the high-impedance state.
OR
O
Output-ready flag. OR is synchronized to the low-to-high transition of RDCLK. When OR is low, the FIFO is empty
and reads are disabled. Ready data is present on Q0–Q17 when OR is high. OR is low during reset and goes high
on the third low-to-high transition of RDCLK after the first word is loaded to empty memory.
PEN
I
Program enable. After reset and before the first word is written to the FIFO, the binary value on D0–D8 and DP9
is latched as an AF/AE offset value when PEN is low and WRTCLK is high.
Q0–Q8
O
Nine-bit data output port. After the first valid write to empty memory, the first word is output on Q0–Q8 on the third
rising edge of RDCLK. OR also is asserted high at this time to indicate ready data. When OR is low, the last word
read from the FIFO is present on Q0–Q8.
RDCLK
I
Read clock. RDCLK is a continuous clock and can be asynchronous or coincident to WRTCLK. A low-to-high
transition of RDCLK reads data from memory when RDEN1, RDEN2, OE, and OR are high. OR is synchronous
to the low-to-high transition of RDCLK.
RDEN1
RDEN2
I
Read enables. When RDEN1, RDEN2, OE, and OR are high, data is read from the FIFO on the low-to-high
transition of RDCLK.
RESET
I
Reset. To reset the FIFO, four low-to-high transitions of RDCLK and four low-to-high transitions of WRTCLK must
occur while RESET is low. This sets HF, IR, and OR low and AF/AE high.
WRTCLK
I
Write clock. WRTCLK is a continuous clock and can be asynchronous or coincident to RDCLK. A low-to-high
transition of WRTCLK writes data to memory when WRTEN1/DP9, WRTEN2, and IR are high. IR is synchronous
to the low-to-high transition of WRTCLK.
WRTEN1/DP9
I
Write enable/data pin 9. When WRTEN1/DP9, WRTEN2, and IR are high, data is written to the FIFO on a
low-to-high transition of WRTCLK. When programming an AF/AE offset value, WRTEN1/DP9 is used as the
most-significant data bit.
WRTEN2
I
Write enable. When WRTEN1/DP9, WRTEN2, and IR are high, data is written to the FIFO on a low-to-high
transition of WRTCLK.
相關PDF資料
PDF描述
VE-22R-IW-F4 CONVERTER MOD DC/DC 7.5V 100W
LTC1605-2IG#TRPBF IC A/D CONV 16BIT SAMPLNG 28SSOP
LTC1605-2IG#TR IC ADC 16BIT 5V SAMPLING 28SSOP
SN74ACT7807-15PAG IC SYNC FIFO MEM 2048X9 64-TQFP
ADM3311EARU-REEL7 IC TXRX RS-232 3:5 2.7V 28TSSOP
相關代理商/技術參數(shù)
參數(shù)描述
1M7813-25DLRG4 功能描述:先進先出 64x18 synch 先進先出 memory RoHS:否 制造商:IDT 電路數(shù)量: 數(shù)據(jù)總線寬度:18 bit 總線定向:Unidirectional 存儲容量:4 Mbit 定時類型:Synchronous 組織:256 K x 18 最大時鐘頻率:100 MHz 訪問時間:10 ns 電源電壓-最大:3.6 V 電源電壓-最小:6 V 最大工作電流:35 mA 最大工作溫度:+ 85 C 封裝 / 箱體:TQFP-80 封裝:
1M7814-40DLG4 功能描述:先進先出 64x18 asynch 先進先出 memory RoHS:否 制造商:IDT 電路數(shù)量: 數(shù)據(jù)總線寬度:18 bit 總線定向:Unidirectional 存儲容量:4 Mbit 定時類型:Synchronous 組織:256 K x 18 最大時鐘頻率:100 MHz 訪問時間:10 ns 電源電壓-最大:3.6 V 電源電壓-最小:6 V 最大工作電流:35 mA 最大工作溫度:+ 85 C 封裝 / 箱體:TQFP-80 封裝:
1M7881-20PNG4 功能描述:先進先出 1024x18 synch 先進先出 memory RoHS:否 制造商:IDT 電路數(shù)量: 數(shù)據(jù)總線寬度:18 bit 總線定向:Unidirectional 存儲容量:4 Mbit 定時類型:Synchronous 組織:256 K x 18 最大時鐘頻率:100 MHz 訪問時間:10 ns 電源電壓-最大:3.6 V 電源電壓-最小:6 V 最大工作電流:35 mA 最大工作溫度:+ 85 C 封裝 / 箱體:TQFP-80 封裝:
1-M7M7-600-3210 制造商:Carlisle Interconnect Components 功能描述:SEMI-FLEX .086 DIA. MCX RT< to MCX RT<, Bulk
1M8001-5 功能描述:熱敏電阻 - NTC RoHS:否 制造商:EPCOS 電阻:10 kOhms 功率額定值:150 mW 容差:2 % 端接類型:Radial 系列:B57703M 工作溫度范圍:- 55 C to + 125 C