參數(shù)資料
型號: 1024UA-28TE13
元件分類: 電源管理
英文描述: 1-CHANNEL POWER SUPPLY SUPPORT CKT, PDSO8
封裝: TSSOP-8
文件頁數(shù): 17/17頁
文件大?。?/td> 105K
代理商: 1024UA-28TE13
9
Preliminary Information
CAT1024, CAT1025
Doc No. 3008, Rev. G
EMBEDDED EEPROM OPERATION
The CAT1024 and CAT1025 feature a 2kbit embedded
serial EEPROM that supports the I2C Bus data
transmission protocol. This Inter-Integrated Circuit Bus
protocol defines any device that sends data to the bus to
be a transmitter and any device receiving data to be a
receiver. The transfer is controlled by the Master device
which generates the serial clock and all START and
STOP conditions for bus access. Both the Master device
and Slave device can operate as either transmitter or
receiver, but the Master device controls which mode is
activated.
I2C Bus Protocol
The features of the I2C bus protocol are defined as
follows:
(1) Data transfer may be initiated only when the bus is
not busy.
(2) During a data transfer, the data line must remain
stable whenever the clock line is high. Any changes in
the data line while the clock line is high will be interpreted
as a START or STOP condition.
START Condition
The START Condition precedes all commands to the
device, and is defined as a HIGH to LOW transition of
SDA when SCL is HIGH. The CAT1024/25 monitors the
SDA and SCL lines and will not respond until this
condition is met.
STOP Condition
A LOW to HIGH transition of SDA when SCL is HIGH
determines the STOP condition. All operations must end
with a STOP condition.
DEVICE ADDRESSING
The Master begins a transmission by sending a START
condition. The Master sends the address of the particular
slave device it is requesting. The four most significant
bits of the 8-bit slave address are programmable in metal
and the default is 1010.
The last bit of the slave address specifies whether a
Read or Write operation is to be performed. When this bit
is set to 1, a Read operation is selected, and when set
to 0, a Write operation is selected.
After the Master sends a START condition and the slave
address byte, the CAT1024/25 monitors the bus and
responds with an acknowledge (on the SDA line) when
its address matches the transmitted slave address. The
CAT1024/25 then performs a Read or Write operation
depending on the R/
W bit.
tWR
STOP
CONDITION
START
CONDITION
ADDRESS
ACK
8TH BIT
BYTE n
SCL
SDA
Figure 4. Write Cycle Timing
tHIGH
SCL
SDA IN
SDA OUT
tLOW
tF
tLOW
tR
tBUF
tSU:STO
tSU:DAT
tHD:DAT
tHD:STA
tSU:STA
tAA
tDH
Figure 3. Bus Timing
相關(guān)PDF資料
PDF描述
1024UE-30TE13 1-CHANNEL POWER SUPPLY SUPPORT CKT, PDSO8
1027RD2I-45TE13 2-CHANNEL POWER SUPPLY MANAGEMENT CKT, DSO8
1027RI-45TE13 2-CHANNEL POWER SUPPLY MANAGEMENT CKT, PDSO8
1027YI-28TE13 2-CHANNEL POWER SUPPLY MANAGEMENT CKT, PDSO8
110H3020-2D3 3-OUTPUT AC-DC REG PWR SUPPLY MODULE
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
10-24X1 1/2CAP SS PS FTD 制造商:SOCKET SCREWS 功能描述:
10-24X1 1/2PAN PH SS PS 制造商:MACHINE SCREWS 功能描述:
10-24X1 1/2PAN SL ST ZC 制造商:MACHINE SCREWS 功能描述:
10-24X1 5/8CAP ST B0 制造商:SOCKET SCREWS 功能描述:
10-24X1/2 SS PS 制造商:HEX HEAD CAP SCREWS 功能描述: