參數(shù)資料
型號: XC4025
廠商: Xilinx, Inc.
英文描述: Logic Cell Array Family
中文描述: 邏輯單元陣列系列
文件頁數(shù): 3/22頁
文件大小: 219K
代理商: XC4025
2-49
Wide Decoder Switching Characteristic Guidelines
Testing of the switching parameters is modeled after testing methods specified by MIL-M-38510/605. All devices are 100%
functionally tested. Since many internal timing parameters cannot be measured directly, they are derived from benchmark timing
patterns. The following guidelines reflect worst-case values over the recommended operating conditions. For more detailed, more
precise, and more up-to-date timing information, use the values provided by the XACT timing calculator and used in the simulator.
Speed Grade
-6
-5
-4
Description
Symbol
Device
Max
Max
Max
Units
Full length, both pull-ups,
inputs from IOB I-pins
T
WAF
XC4003
XC4005
XC4006
XC4008
XC4010
XC4013
XC4025
9.0
8.0
9.0
10.0
11.0
12.0
14.0
19.0
5.0
6.0
7.0
8.0
9.0
11.0
17.0
ns
ns
ns
ns
ns
ns
ns
10.0
11.0
12.0
13.0
15.0
21.0
Full length, both pull-ups
inputs from internal logic
T
WAFL
XC4003
XC4005
XC4006
XC4008
XC4010
XC4013
XC4025
12.0
13.0
14.0
15.0
16.0
18.0
24.0
11.0
12.0
13.0
14.0
15.0
17.0
23.0
7.0
8.0
9.0
10.0
11.0
13.0
20.0
ns
ns
ns
ns
ns
ns
ns
Half length, one pull-up
inputs from IOB I-pins
T
WAO
XC4003
XC4005
XC4006
XC4008
XC4010
XC4013
XC4025
9.0
10.0
11.0
12.0
13.0
15.0
21.0
8.0
9.0
10.0
11.0
12.0
14.0
19.0
6.0
7.0
8.0
9.0
10.0
12.0
18.0
ns
ns
ns
ns
ns
ns
ns
Half length, one pull-up
inputs from internal logic
T
WAOL
XC4003
XC4005
XC4006
XC4008
XC4010
XC4013
XC4025
12.0
13.0
14.0
15.0
16.0
18.0
24.0
11.0
12.0
13.0
14.0
15.0
17.0
23.0
8.0
9.0
10.0
11.0
12.0
14.0
21.0
ns
ns
ns
ns
ns
ns
ns
Note: These delays are specified from the decoder input to the decoder output. For pin-to-pin delays, add the input delay (T
PID
)
and output delay (T
OPF
or T
OPS
), as listed on page 2-52.
PRELIMINARY
相關(guān)PDF資料
PDF描述
XC4003 Logic Cell Array Family
XC4003H Logic Cell Array Families
XC4006 Logic Cell Array Family
XC4008 Logic Cell Array Family
XC4028XLA Field Programmable Gate Arrays(現(xiàn)場可編程門陣列)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XC4025E-2HQ240C 功能描述:IC FPGA 1024 CLB'S 240-HQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:XC4000E/X 產(chǎn)品變化通告:XC4000(E,L) Discontinuation 01/April/2002 標(biāo)準(zhǔn)包裝:24 系列:XC4000E/X LAB/CLB數(shù):100 邏輯元件/單元數(shù):238 RAM 位總計(jì):3200 輸入/輸出數(shù):80 門數(shù):3000 電源電壓:4.5 V ~ 5.5 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:120-BCBGA 供應(yīng)商設(shè)備封裝:120-CPGA(34.55x34.55)
XC4025E-2HQ304C 功能描述:IC FPGA C-TEMP 5V 2SPD 304-HQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:XC4000E/X 標(biāo)準(zhǔn)包裝:1 系列:Kintex-7 LAB/CLB數(shù):25475 邏輯元件/單元數(shù):326080 RAM 位總計(jì):16404480 輸入/輸出數(shù):350 門數(shù):- 電源電壓:0.97 V ~ 1.03 V 安裝類型:表面貼裝 工作溫度:0°C ~ 85°C 封裝/外殼:900-BBGA,F(xiàn)CBGA 供應(yīng)商設(shè)備封裝:900-FCBGA(31x31) 其它名稱:122-1789
XC4025E-2PG223C 功能描述:IC FPGA C-TEMP 5V 2SPD 223-CPGA RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:XC4000E/X 標(biāo)準(zhǔn)包裝:1 系列:Kintex-7 LAB/CLB數(shù):25475 邏輯元件/單元數(shù):326080 RAM 位總計(jì):16404480 輸入/輸出數(shù):350 門數(shù):- 電源電壓:0.97 V ~ 1.03 V 安裝類型:表面貼裝 工作溫度:0°C ~ 85°C 封裝/外殼:900-BBGA,F(xiàn)CBGA 供應(yīng)商設(shè)備封裝:900-FCBGA(31x31) 其它名稱:122-1789
XC4025E-2PG299C 功能描述:IC FPGA C-TEMP 5V 2SPD 299-CPGA RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:XC4000E/X 標(biāo)準(zhǔn)包裝:1 系列:Kintex-7 LAB/CLB數(shù):25475 邏輯元件/單元數(shù):326080 RAM 位總計(jì):16404480 輸入/輸出數(shù):350 門數(shù):- 電源電壓:0.97 V ~ 1.03 V 安裝類型:表面貼裝 工作溫度:0°C ~ 85°C 封裝/外殼:900-BBGA,F(xiàn)CBGA 供應(yīng)商設(shè)備封裝:900-FCBGA(31x31) 其它名稱:122-1789
XC4025E-3HQ240C 功能描述:IC FPGA 1024 CLB'S 240-HQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:XC4000E/X 產(chǎn)品變化通告:XC4000(E,L) Discontinuation 01/April/2002 標(biāo)準(zhǔn)包裝:24 系列:XC4000E/X LAB/CLB數(shù):100 邏輯元件/單元數(shù):238 RAM 位總計(jì):3200 輸入/輸出數(shù):80 門數(shù):3000 電源電壓:4.5 V ~ 5.5 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:120-BCBGA 供應(yīng)商設(shè)備封裝:120-CPGA(34.55x34.55)