參數(shù)資料
型號: SN54LS390J
廠商: ON SEMICONDUCTOR
元件分類: 通用總線功能
英文描述: Quad 2-Input NAND Schmitt Trigger; Package: SOIC 14 LEAD; No of Pins: 14; Container: Tape and Reel; Qty per Container: 2500
中文描述: LS SERIES, ASYN NEGATIVE EDGE TRIGGERED 4-BIT UP DECADE COUNTER, CDIP16
封裝: CERAMIC, DIP-16
文件頁數(shù): 2/5頁
文件大?。?/td> 71K
代理商: SN54LS390J
5-2
FAST AND LS TTL DATA
SN54/74LS390
SN54/74LS393
PIN NAMES
LOADING
(Note a)
HIGH
LOW
CP
Clock (Active LOW going edge)
Input to +16 (LS393)
Clock (Active LOW going edge)
Input to
÷
2 (LS390)
Clock (Active LOW going edge)
Input to
÷
5 (LS390)
Master Reset (Active HIGH) Input
Flip-Flop outputs (Note b)
0.5 U.L.
1.0 U.L.
CP0
0.5 U.L.
1.0 U.L.
CP1
0.5 U.L.
0.5 U.L.
10 U.L.
1.5 U.L.
0.25 U.L.
5 (2.5) U.L.
MR
Q0–Q3
NOTES:
a) 1 TTL Unit Load (U.L.) = 40
μ
A HIGH/1.6 mA LOW.
b) The Output LOW drive factor is 2.5 U.L. for Military (54) and 5 U.L. for Commercial (74)
b)
Temperature Ranges.
FUNCTIONAL DESCRIPTION
Each half of the SN54/74LS393 operates in the Modulo 16
binary sequence, as indicated in the
÷
16 Truth Table. The first
flip-flop is triggered by HIGH-to-LOW transitions of the CP
input signal. Each of the other flip-flops is triggered by a
HIGH-to-LOW transition of the Q output of the preceding
flip-flop. Thus state changes of the Q outputs do not occur
simultaneously. This means that logic signals derived from
combinations of these outputs will be subject to decoding
spikes and, therefore, should not be used as clocks for other
counters, registers or flip-flops. A HIGH signal on MR forces
all outputs to the LOW state and prevents counting.
Each half of the LS390 contains a
÷
5 section that is
independent except for the common MR function. The
÷
5
section operates in 4.2.1 binary sequence, as shown in the
÷
5
Truth Table, with the third stage output exhibiting a 20% duty
cycle when the input frequency is constant. To obtain a
÷
10
function having a 50% duty cycle output, connect the input
signal to CP1 and connect the Q3 output to the CP0 input; the
Q0 output provides the desired 50% duty cycle output. If the
input frequency is connected to CP0 and the Q0 output is
connected to CP1, a decade divider operating in the 8.4.2.1
BCD code is obtained, as shown in the BCD Truth Table. Since
the flip-flops change state asynchronously, logic signals
derived from combinations of LS390 outputs are also subject
to decoding spikes. A HIGH signal on MR forces all outputs
LOW and prevents counting.
SN54/74LS390 LOGIC DIAGRAM (one half shown)
SN54/74LS393 LOGIC DIAGRAM (one half shown)
CP1
CP0
MR
MR
CP
K
CP
J
Q
CD
K
CP
J
Q
CD
K
CP
J
Q
CD
K
CP
J
Q
CD
K
CP
J
CD
Q
K
CP
J
CD
Q
K
CP
J
CD
Q
K
CP
J
CD
Q
Q0
Q0
Q1
Q1
Q2
Q2
Q3
Q3
相關(guān)PDF資料
PDF描述
SN54LS393J Quad 2-Input NAND Schmitt Trigger; Package: PDIP-14; No of Pins: 14; Container: Rail; Qty per Container: 500
SN74LS390N DUAL DECADE COUNTER; DUAL 4-STAGE BINARY COUNTER
SN74LS393D DUAL DECADE COUNTER; DUAL 4-STAGE BINARY COUNTER
SN74LS393N DUAL DECADE COUNTER; DUAL 4-STAGE BINARY COUNTER
SN74LS390D DUAL DECADE COUNTER; DUAL 4-STAGE BINARY COUNTER
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
SN54LS393J 制造商:Texas Instruments 功能描述:Counter/Divider Dual 4-Bit Binary UP 14-Pin CDIP Tube 制造商:Rochester Electronics LLC 功能描述:- Bulk 制造商:Texas Instruments 功能描述:COUNTER/DIVIDER DUAL 4BIT BINARY UP 14CDIP - Rail/Tube 制造商:Texas Instruments 功能描述:DUAL 4-BIT BINARY COUNTER*NIC*
SN54LS395AJ/SEA 制造商:Texas Instruments 功能描述:
SN54LS399J 制造商:Texas Instruments 功能描述:Multiplexer/Register 1-Element Bipolar 8-IN 16-Pin CDIP Tube 制造商:Rochester Electronics LLC 功能描述:- Bulk
SN54LS40J 制造商:MAJOR 功能描述:
SN54LS42J 制造商:Texas Instruments 功能描述: