參數(shù)資料
型號: SN54ABT8952FK
廠商: Texas Instruments, Inc.
英文描述: SCAN TEST DEVICES WITH OCTAL REGISTERED BUS TRANSCEIVERS
中文描述: 掃描測試設(shè)備與八進制注冊總線收發(fā)器
文件頁數(shù): 5/24頁
文件大?。?/td> 365K
代理商: SN54ABT8952FK
SN54ABT8952, SN74ABT8952
SCAN TEST DEVICES WITH
OCTAL REGISTERED BUS TRANSCEIVERS
SCBS121D – AUGUST 1992 – REVISED JULY 1996
5
POST OFFICE BOX 655303
DALLAS, TEXAS 75265
test architecture
Serial-test information is conveyed by means of a 4-wire test bus or TAP, that conforms to IEEE Standard
1149.1-1990. Test instructions, test data, and test control signals all are passed along this serial-test bus. The
TAP controller monitors two signals from the test bus, namely TCK and TMS. The TAP controller extracts the
synchronization (TCK) and state control (TMS) signals from the test bus and generates the appropriate on-chip
control signals for the test structures in the device. Figure 1 shows the TAP-controller state diagram.
The TAP controller is fully synchronous to the TCK signal. Input data is captured on the rising edge of TCK and
output data changes on the falling edge of TCK. This scheme ensures data to be captured is valid for fully
one-half of the TCK cycle.
The functional block diagram illustrates the IEEE Standard 1149.1-1990 4-wire test bus and boundary-scan
architecture and the relationship among the test bus, the TAP controller, and the test registers. As illustrated,
the device contains an 8-bit instruction register and three test-data registers: a 38-bit boundary-scan register,
an 11-bit boundary-control register, and a 1-bit bypass register.
Test-Logic-Reset
Run-Test/Idle
Select-DR-Scan
Capture-DR
Shift-DR
Exit1-DR
Pause-DR
Update-DR
TMS = L
TMS = L
TMS = H
TMS = L
TMS = H
TMS = H
TMS = L
TMS = H
TMS = L
TMS = L
TMS = H
TMS = L
Exit2-DR
Select-IR-Scan
Capture-IR
Shift-IR
Exit1-IR
Pause-IR
Update-IR
TMS = L
TMS = L
TMS = H
TMS = L
TMS = H
TMS = H
TMS = L
TMS = H
TMS = L
Exit2-IR
TMS = L
TMS = H
TMS = H
TMS = H
TMS = L
TMS = H
TMS = L
TMS = H
TMS = H
TMS = H
TMS = L
Figure 1. TAP-Controller State Diagram
相關(guān)PDF資料
PDF描述
SN54ABT8952JT SCAN TEST DEVICES WITH OCTAL REGISTERED BUS TRANSCEIVERS
SN54ABTE16245WD 16-BIT INCIDENT-WAVE SWITCHING BUS TRANSCEIVERS WITH 3-STATE OUTPUTS
SN74ABTE16245DGG 16-BIT INCIDENT-WAVE SWITCHING BUS TRANSCEIVERS WITH 3-STATE OUTPUTS
SN54AC00FK QUADRUPLE 2-INPUT POSITIVE-NAND GATES
SN54AC00J QUADRUPLE 2-INPUT POSITIVE-NAND GATES
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
SN54ABT8952JT 制造商:TI 制造商全稱:Texas Instruments 功能描述:SCAN TEST DEVICES WITH OCTAL REGISTERED BUS TRANSCEIVERS
SN54ABT8996 制造商:TI 制造商全稱:Texas Instruments 功能描述:10-BIT ADDRESSABLE SCAN PORTS MULTIDROP-ADDRESSABLE IEEE STD 1149.1 JTAG TAP TRANSCEIVERS
SN54ABT8996FK 制造商:Texas Instruments 功能描述:ADDRESSABLE SCAN PORT 28LCCC - Rail/Tube
SN54ABT8996JT 制造商:Texas Instruments 功能描述:ADDRESSABLE SCAN PORT 24CDIP - Rail/Tube
SN54ABTE16245 制造商:TI 制造商全稱:Texas Instruments 功能描述:16-BIT INCIDENT-WAVE SWITCHING BUS TRANSCEIVERS WITH 3-STATE OUTPUTS