參數(shù)資料
型號(hào): SDA525X
廠商: SIEMENS AG
英文描述: ICs for Consumer Electronics
中文描述: 消費(fèi)電子集成電路
文件頁(yè)數(shù): 97/143頁(yè)
文件大?。?/td> 1050K
代理商: SDA525X
第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)第21頁(yè)第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)第28頁(yè)第29頁(yè)第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)第38頁(yè)第39頁(yè)第40頁(yè)第41頁(yè)第42頁(yè)第43頁(yè)第44頁(yè)第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)第52頁(yè)第53頁(yè)第54頁(yè)第55頁(yè)第56頁(yè)第57頁(yè)第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)第66頁(yè)第67頁(yè)第68頁(yè)第69頁(yè)第70頁(yè)第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)第81頁(yè)第82頁(yè)第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)第87頁(yè)第88頁(yè)第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)第94頁(yè)第95頁(yè)第96頁(yè)當(dāng)前第97頁(yè)第98頁(yè)第99頁(yè)第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)第111頁(yè)第112頁(yè)第113頁(yè)第114頁(yè)第115頁(yè)第116頁(yè)第117頁(yè)第118頁(yè)第119頁(yè)第120頁(yè)第121頁(yè)第122頁(yè)第123頁(yè)第124頁(yè)第125頁(yè)第126頁(yè)第127頁(yè)第128頁(yè)第129頁(yè)第130頁(yè)第131頁(yè)第132頁(yè)第133頁(yè)第134頁(yè)第135頁(yè)第136頁(yè)第137頁(yè)第138頁(yè)第139頁(yè)第140頁(yè)第141頁(yè)第142頁(yè)第143頁(yè)
SDA 525x
Semiconductor Group
97
1998-04-08
Figures 32 and 34
associated timings. The receive portion is exactly the same as in mode 1. The transmit
portion differs from mode 1 only in the 9th bit of the transmit shift register.
Transmission is initiated by any instruction that uses SBUF as a destination register. The
“write-to- SBUF” signal also loads TB8 into the 9th bit position of the transmit shift
register and flags the TX- control unit that a transmission is requested. Transmission
commences at the beginning of the machine cycle following the next rollover in the
divide-by-16 counter (thus, the bit times are synchronized to the divide-by-16 counter,
not to the “write-to-SBUF” signal).
The transmission begins with activation of SEND, which puts the start bit to TxD. One bit
time later, DATA is activated which enables the output bit of the transmit shift register to
TxD. The first shift pulse occurs one bit time after that. The first shift clocks a 1 (the stop
bit) into the 9th bit position of the shift register. Thereafter, only zeros are clocked in.
Thus, as data bits shift out to the right, zeros are clocked in from the left. When TB8 is
at the output position of the shift register, then the stop bit is just left of the TB8, and all
positions to the left of that contain zeros.
This condition flags the TX-control unit to do one last shift and then deactivate SEND
and set Tl. This occurs at the 11th divide-by-16 rollover after “write-to-SBUF”.
Reception is initiated by a detected 1-to-0 transition at RxD. For this purpose RxD is
sampled at a rate of 16 times whatever baud rate has been established. When a
transition is detected, the divide-by-16 counter is immediately reset, and 1FF
to the input shift register.
At the 7th, 8th, and 9th counter states of each bit time, the bit detector samples the value
of RxD. The value accepted is the value that was seen in at least 2 of the 3 samples. If
the value accepted during the first bit time is not 0, the receive circuits are reset and the
unit goes back looking for another 1-to-0 transition. If the start bit proves valid, it is shifted
into the input shift register, and reception of the rest of the frame will proceed. As data
bits come in from the right, 1 s shift out to the left. When the start bit arrives at the
leftmost position in the shift register (which in modes 2 and 3 is a 9-bit register), it flags
the RX-control block to do one last shift, load SBUF and RB8, and set Rl. The signal to
load SBUF and RB8, and to set Rl, will be generated if, and only if, the following
conditions are met at the time the final shift pulse is generated:
1. Rl = 0, and
2. either SM2 = 0 or the received 9th data bit = 1
If either of these two conditions is not met, the received frame is irretrievably lost, and Rl
is not set. If both conditions are met, the received 9th data bit goes into RB8, the first 8
data bits go into SBUF. One bit time later, no matter whether the above conditions are
met or not, the unit goes back looking for a 1-to-0-transition at the RxD input.
Note that the value of the received stop bit is irrelevant to SBUF, RB8 or Rl.
show a functional diagram of the serial port in modes 2 and 3 and
H
is written
相關(guān)PDF資料
PDF描述
SDA 5250 TVTEXT 8-Bit Microcontroller(ROMLess-Versions )(TV視頻的8位微控制器(無(wú)ROM 型 ))
SDA 5255 TVTEXT 8-Bit Microcontroller(ROM-Versions )(TV視頻的8位微控制器(含ROM 型 ))
SDA5250-2 ICs for Consumer Electronics
SDA5251-2 ICs for Consumer Electronics
SDA5256M-2 ICs for Consumer Electronics
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
SDA525X-2 制造商:INFINEON 制造商全稱(chēng):Infineon Technologies AG 功能描述:ICs for Consumer Electronics
SDA5273 制造商:INFINEON 制造商全稱(chēng):Infineon Technologies AG 功能描述:ICs for Consumer Electronics MEGATEXT and MEGATEXT PLUS ICs
SDA5273-2 制造商:INFINEON 制造商全稱(chēng):Infineon Technologies AG 功能描述:ICs for Consumer Electronics MEGATEXT and MEGATEXT PLUS ICs
SDA5273-2P 制造商:INFINEON 制造商全稱(chēng):Infineon Technologies AG 功能描述:ICs for Consumer Electronics MEGATEXT and MEGATEXT PLUS ICs
SDA5273-2S 制造商:INFINEON 制造商全稱(chēng):Infineon Technologies AG 功能描述:ICs for Consumer Electronics MEGATEXT and MEGATEXT PLUS ICs