1. Polarity of CLK/LE can be programmed Although the macrocell shows only one input to the register, the XOR gate in" />
參數(shù)資料
型號(hào): M4A3-512/256-14FAI
廠商: Lattice Semiconductor Corporation
文件頁(yè)數(shù): 4/62頁(yè)
文件大?。?/td> 0K
描述: IC CPLD ISP 4A 512MC 388FPBGA
標(biāo)準(zhǔn)包裝: 60
系列: ispMACH® 4A
可編程類型: 系統(tǒng)內(nèi)可編程
最大延遲時(shí)間 tpd(1): 14.0ns
電壓電源 - 內(nèi)部: 3 V ~ 3.6 V
宏單元數(shù): 512
輸入/輸出數(shù): 256
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 388-BBGA
供應(yīng)商設(shè)備封裝: 388-FPBGA(23x23)
包裝: 托盤
12
ispMACH 4A Family
Note:
1. Polarity of CLK/LE can be programmed
Although the macrocell shows only one input to the register, the XOR gate in the logic allocator allows the
D-, T-type register to emulate J-K, and S-R behavior. In this case, the available product terms are divided
between J and K (or S and R). When configured as J-K, S-R, or T-type, the extra product term must be used
on the XOR gate input for flip-flop emulation. In any register type, the polarity of the inputs can be
programmed.
The clock input to the flip-flop can select any of the four PAL block clocks in synchronous mode, with the
additional choice of either polarity of an individual product term clock in the asynchronous mode.
The initialization circuit depends on the mode. In synchronous mode (Figure 7), asynchronous reset and
preset are provided, each driven by a product term common to the entire PAL block.
Table 8. Register/Latch Operation
Conguration
Input(s)
CLK/LE 1
Q+
D-type Register
D=X
D=0
D=1
0,1, ↓ (↑)
↑ (↓)
Q
0
1
T-type Register
T=X
T=0
T=1
0, 1, ↓ (↑)
↑ (↓)
Q
D-type Latch
D=X
D=0
D=1
1(0)
0(1)
Q
0
1
Power-Up
Reset
AP
D/T/L
AR
Q
PAL-Block
Initialization
Product Terms
a. Power-up reset
Power-Up
Preset
AP
D/L
PAL-Block
Initialization
Product Terms
AR
Q
17466G-012
17466G-013
Figure 7. Synchronous Mode Initialization Congurations
b. Power-up preset
相關(guān)PDF資料
PDF描述
ABM43DRTF-S13 CONN EDGECARD EXTEND 86POS .156
M4A3-512/256-12FAC IC CPLD ISP 4A 512MC 388FPBGA
RSM43DSXI CONN EDGECARD 86POS DIP .156 SLD
LC4384V-75T176I IC PLD 384MC 128IO 7.5NS 176TQFP
RW2-053.3S/B CONV DC/DC 2W 4.5-9VIN 3.3VOUT
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
NBXSBA022 制造商:ONSEMI 制造商全稱:ON Semiconductor 功能描述:3.3 V, 187.5 MHz LVPECL Clock Oscillator
NBXSBA022LN1TAG 功能描述:標(biāo)準(zhǔn)時(shí)鐘振蕩器 187.5MHZ LVPECL CLK 3.3V RoHS:否 制造商:AVX 產(chǎn)品:Standard Clock Oscillators 封裝 / 箱體:7 mm x 5 mm 頻率:75 MHz 頻率穩(wěn)定性:50 PPM 電源電壓:2.5 V 負(fù)載電容: 端接類型:SMD/SMT 最小工作溫度:0 C 最大工作溫度:+ 70 C 輸出格式:LVDS 尺寸: 封裝:Reel 系列:
NBXSBA022LNHTAG 功能描述:標(biāo)準(zhǔn)時(shí)鐘振蕩器 187.5MHZ LVPECL 3.3V CLK RoHS:否 制造商:AVX 產(chǎn)品:Standard Clock Oscillators 封裝 / 箱體:7 mm x 5 mm 頻率:75 MHz 頻率穩(wěn)定性:50 PPM 電源電壓:2.5 V 負(fù)載電容: 端接類型:SMD/SMT 最小工作溫度:0 C 最大工作溫度:+ 70 C 輸出格式:LVDS 尺寸: 封裝:Reel 系列:
NBXSBA023 制造商:ONSEMI 制造商全稱:ON Semiconductor 功能描述:Clock Oscillator
NBXSBA023LN1TAG 功能描述:標(biāo)準(zhǔn)時(shí)鐘振蕩器 400MHZ LVPECL CLK 3.3V RoHS:否 制造商:AVX 產(chǎn)品:Standard Clock Oscillators 封裝 / 箱體:7 mm x 5 mm 頻率:75 MHz 頻率穩(wěn)定性:50 PPM 電源電壓:2.5 V 負(fù)載電容: 端接類型:SMD/SMT 最小工作溫度:0 C 最大工作溫度:+ 70 C 輸出格式:LVDS 尺寸: 封裝:Reel 系列: