參數(shù)資料
型號(hào): MK1581-01GILF
廠商: IDT, Integrated Device Technology Inc
文件頁(yè)數(shù): 8/11頁(yè)
文件大?。?/td> 0K
描述: IC CLK GENERATOR T1/E1 16-TSSOP
標(biāo)準(zhǔn)包裝: 96
類(lèi)型: 時(shí)鐘發(fā)生器
PLL: 無(wú)
輸入: 時(shí)鐘,晶體
輸出: CMOS
電路數(shù): 1
比率 - 輸入:輸出: 2:1
差分 - 輸入:輸出: 無(wú)/無(wú)
頻率 - 最大: 2.048MHz
除法器/乘法器: 是/無(wú)
電源電壓: 3.15 V ~ 3.45 V
工作溫度: -40°C ~ 85°C
安裝類(lèi)型: 表面貼裝
封裝/外殼: 16-TSSOP(0.173",4.40mm 寬)
供應(yīng)商設(shè)備封裝: 16-TSSOP
包裝: 管件
MK1581-01
LOW PHASE NOISE T1/E1 CLOCK GENERATOR
VCXO AND SYNTHESIZER
IDT LOW PHASE NOISE T1/E1 CLOCK GENERATOR
6
MK1581-01
REV F 051310
Recommended Power Supply Connection for
Optimal Device Performance
Crystal Load Capacitors
The device crystal connections should include pads for
small capacitors from X1 to ground and from X2 to ground,
shown as CL in the External Component Schematic. These
capacitors are used to adjust the stray capacitance of the
board to match the nominally required crystal load
capacitance. Because load capacitance can only be
increased in this trimming process, it is important to keep
stray capacitance to a minimum by using very short PCB
traces (and no vias) been the crystal and device.
In most cases the load capacitors will not be required. They
should not be stuffed on the prototype evaluation board as
the indiscriminate use of these trim capacitors will typically
cause more crystal centering error than their absence. If the
need for the load capacitors is later determined, the values
will fall within the 1-4 pF range. The need for, and value of,
these trim capacitors can only be determined at prototype
evaluation. Refer to MAN05 for the centering capacitor
selection procedure.
PCB Layout Recommendations
For optimum device performance and lowest output phase
noise, the following guidelines should be observed. Please
also refer to the Recommended PCB Layout drawing on
Page 7.
1) Each 0.01F decoupling capacitor should be mounted on
the component side of the board as close to the VDD pin as
possible. No via’s should be used between decoupling
capacitor and VDD pin. The PCB trace to VDD pin should
be kept as short as possible, as should the PCB trace to the
ground via. Distance of the ferrite bead and bulk decoupling
from the device is less critical.
2) The loop filter components must also be placed close to
the CHGP and VIN pins. CP should be closest to the device.
Coupling of noise from other system signal traces should be
minimized by keeping traces short and away from active
signal traces. Use of vias should be avoided.
3) The external crystal should be mounted just next to the
device with short traces. The X1 and X2 traces should not
be routed next to each other with minimum spaces, instead
they should be separated and away from other traces.
4) To minimize EMI the 33
series termination resistor, if
needed, should be placed close to the clock output.
5) An optimum layout is one with all components on the
same side of the board, minimizing vias through other signal
layers (the ferrite bead and bulk decoupling capacitor can be
mounted on the back). Other signal traces should be routed
away from the MK1581-01. This includes signal traces just
underneath the device, or on layers adjacent to the ground
plane layer used by the device.
The IDT Applications Note MAN05 may also be referenced
for additional suggestions on layout of the crystal section.
C onnec tion to 3.3V
Pow er Plane
Ferrite
B ead
B ulk D ec oupling C apac itor
(suc h as 1
F Tantalum )
VD D Pin
0.01
F D ecoupling C apacitors
相關(guān)PDF資料
PDF描述
MK1709AGLF IC CLK GENERATOR LOW EMI 8-TSSOP
MK1714-02RLF IC CLK MULT SPRD SPECTRUM 20QSOP
MK1726-08SLF IC CLK GEN SPREAD SPECTRUM 8SOIC
MK2049-45SITR IC CLK PLL COMM 3.3V 20-SOIC
MK2059-01SILFTR IC VCXO CLK JITTER ATTEN 20-SOIC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MK1581-01GILFTR 功能描述:時(shí)鐘發(fā)生器及支持產(chǎn)品 LOW PHASE NOISE T1/E 1 CLOCK GENERATOR RoHS:否 制造商:Silicon Labs 類(lèi)型:Clock Generators 最大輸入頻率:14.318 MHz 最大輸出頻率:166 MHz 輸出端數(shù)量:16 占空比 - 最大:55 % 工作電源電壓:3.3 V 工作電源電流:1 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-56
MK1581-01GITR 功能描述:IC CLK GENERATOR T1/E1 16-TSSOP RoHS:否 類(lèi)別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:39 系列:- 類(lèi)型:* PLL:帶旁路 輸入:時(shí)鐘 輸出:時(shí)鐘 電路數(shù):1 比率 - 輸入:輸出:1:10 差分 - 輸入:輸出:是/是 頻率 - 最大:170MHz 除法器/乘法器:無(wú)/無(wú) 電源電壓:2.375 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類(lèi)型:* 封裝/外殼:* 供應(yīng)商設(shè)備封裝:* 包裝:*
MK159 制造商:Velleman Inc 功能描述:Brain Game Kit
MK15-B-0 制造商:MEDER 制造商全稱(chēng):Meder Electronic 功能描述:MK Reed Sensors
MK15-B-0_DE 制造商:MEDER 制造商全稱(chēng):Meder Electronic 功能描述:(deutsch) MK Reed Sensor